rtl8367b.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673
  1. /*
  2. * Platform driver for the Realtek RTL8367R-VB ethernet switches
  3. *
  4. * Copyright (C) 2012 Gabor Juhos <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/of.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/delay.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/rtl8367.h>
  19. #include "rtl8366_smi.h"
  20. #define RTL8367B_RESET_DELAY 1000 /* msecs*/
  21. #define RTL8367B_PHY_ADDR_MAX 8
  22. #define RTL8367B_PHY_REG_MAX 31
  23. #define RTL8367B_VID_MASK 0x3fff
  24. #define RTL8367B_FID_MASK 0xf
  25. #define RTL8367B_UNTAG_MASK 0xff
  26. #define RTL8367B_MEMBER_MASK 0xff
  27. #define RTL8367B_PORT_MISC_CFG_REG(_p) (0x000e + 0x20 * (_p))
  28. #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_SHIFT 4
  29. #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_MASK 0x3
  30. #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_ORIGINAL 0
  31. #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_KEEP 1
  32. #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_PRI 2
  33. #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_REAL 3
  34. #define RTL8367B_BYPASS_LINE_RATE_REG 0x03f7
  35. #define RTL8367B_TA_CTRL_REG 0x0500 /*GOOD*/
  36. #define RTL8367B_TA_CTRL_SPA_SHIFT 8
  37. #define RTL8367B_TA_CTRL_SPA_MASK 0x7
  38. #define RTL8367B_TA_CTRL_METHOD BIT(4)/*GOOD*/
  39. #define RTL8367B_TA_CTRL_CMD_SHIFT 3
  40. #define RTL8367B_TA_CTRL_CMD_READ 0
  41. #define RTL8367B_TA_CTRL_CMD_WRITE 1
  42. #define RTL8367B_TA_CTRL_TABLE_SHIFT 0 /*GOOD*/
  43. #define RTL8367B_TA_CTRL_TABLE_ACLRULE 1
  44. #define RTL8367B_TA_CTRL_TABLE_ACLACT 2
  45. #define RTL8367B_TA_CTRL_TABLE_CVLAN 3
  46. #define RTL8367B_TA_CTRL_TABLE_L2 4
  47. #define RTL8367B_TA_CTRL_CVLAN_READ \
  48. ((RTL8367B_TA_CTRL_CMD_READ << RTL8367B_TA_CTRL_CMD_SHIFT) | \
  49. RTL8367B_TA_CTRL_TABLE_CVLAN)
  50. #define RTL8367B_TA_CTRL_CVLAN_WRITE \
  51. ((RTL8367B_TA_CTRL_CMD_WRITE << RTL8367B_TA_CTRL_CMD_SHIFT) | \
  52. RTL8367B_TA_CTRL_TABLE_CVLAN)
  53. #define RTL8367B_TA_ADDR_REG 0x0501/*GOOD*/
  54. #define RTL8367B_TA_ADDR_MASK 0x3fff/*GOOD*/
  55. #define RTL8367B_TA_LUT_REG 0x0502/*GOOD*/
  56. #define RTL8367B_TA_WRDATA_REG(_x) (0x0510 + (_x))/*GOOD*/
  57. #define RTL8367B_TA_VLAN_NUM_WORDS 2
  58. #define RTL8367B_TA_VLAN_VID_MASK RTL8367B_VID_MASK
  59. #define RTL8367B_TA_VLAN0_MEMBER_SHIFT 0
  60. #define RTL8367B_TA_VLAN0_MEMBER_MASK RTL8367B_MEMBER_MASK
  61. #define RTL8367B_TA_VLAN0_UNTAG_SHIFT 8
  62. #define RTL8367B_TA_VLAN0_UNTAG_MASK RTL8367B_MEMBER_MASK
  63. #define RTL8367B_TA_VLAN1_FID_SHIFT 0
  64. #define RTL8367B_TA_VLAN1_FID_MASK RTL8367B_FID_MASK
  65. #define RTL8367B_TA_RDDATA_REG(_x) (0x0520 + (_x))/*GOOD*/
  66. #define RTL8367B_VLAN_PVID_CTRL_REG(_p) (0x0700 + (_p) / 2) /*GOOD*/
  67. #define RTL8367B_VLAN_PVID_CTRL_MASK 0x1f /*GOOD*/
  68. #define RTL8367B_VLAN_PVID_CTRL_SHIFT(_p) (8 * ((_p) % 2)) /*GOOD*/
  69. #define RTL8367B_VLAN_MC_BASE(_x) (0x0728 + (_x) * 4) /*GOOD*/
  70. #define RTL8367B_VLAN_MC_NUM_WORDS 4 /*GOOD*/
  71. #define RTL8367B_VLAN_MC0_MEMBER_SHIFT 0/*GOOD*/
  72. #define RTL8367B_VLAN_MC0_MEMBER_MASK RTL8367B_MEMBER_MASK/*GOOD*/
  73. #define RTL8367B_VLAN_MC1_FID_SHIFT 0/*GOOD*/
  74. #define RTL8367B_VLAN_MC1_FID_MASK RTL8367B_FID_MASK/*GOOD*/
  75. #define RTL8367B_VLAN_MC3_EVID_SHIFT 0/*GOOD*/
  76. #define RTL8367B_VLAN_MC3_EVID_MASK RTL8367B_VID_MASK/*GOOD*/
  77. #define RTL8367B_VLAN_CTRL_REG 0x07a8 /*GOOD*/
  78. #define RTL8367B_VLAN_CTRL_ENABLE BIT(0)
  79. #define RTL8367B_VLAN_INGRESS_REG 0x07a9 /*GOOD*/
  80. #define RTL8367B_PORT_ISOLATION_REG(_p) (0x08a2 + (_p)) /*GOOD*/
  81. #define RTL8367B_MIB_COUNTER_REG(_x) (0x1000 + (_x)) /*GOOD*/
  82. #define RTL8367B_MIB_COUNTER_PORT_OFFSET 0x007c /*GOOD*/
  83. #define RTL8367B_MIB_ADDRESS_REG 0x1004 /*GOOD*/
  84. #define RTL8367B_MIB_CTRL0_REG(_x) (0x1005 + (_x)) /*GOOD*/
  85. #define RTL8367B_MIB_CTRL0_GLOBAL_RESET_MASK BIT(11) /*GOOD*/
  86. #define RTL8367B_MIB_CTRL0_QM_RESET_MASK BIT(10) /*GOOD*/
  87. #define RTL8367B_MIB_CTRL0_PORT_RESET_MASK(_p) BIT(2 + (_p)) /*GOOD*/
  88. #define RTL8367B_MIB_CTRL0_RESET_MASK BIT(1) /*GOOD*/
  89. #define RTL8367B_MIB_CTRL0_BUSY_MASK BIT(0) /*GOOD*/
  90. #define RTL8367B_SWC0_REG 0x1200/*GOOD*/
  91. #define RTL8367B_SWC0_MAX_LENGTH_SHIFT 13/*GOOD*/
  92. #define RTL8367B_SWC0_MAX_LENGTH(_x) ((_x) << 13) /*GOOD*/
  93. #define RTL8367B_SWC0_MAX_LENGTH_MASK RTL8367B_SWC0_MAX_LENGTH(0x3)
  94. #define RTL8367B_SWC0_MAX_LENGTH_1522 RTL8367B_SWC0_MAX_LENGTH(0)
  95. #define RTL8367B_SWC0_MAX_LENGTH_1536 RTL8367B_SWC0_MAX_LENGTH(1)
  96. #define RTL8367B_SWC0_MAX_LENGTH_1552 RTL8367B_SWC0_MAX_LENGTH(2)
  97. #define RTL8367B_SWC0_MAX_LENGTH_16000 RTL8367B_SWC0_MAX_LENGTH(3)
  98. #define RTL8367B_CHIP_NUMBER_REG 0x1300/*GOOD*/
  99. #define RTL8367B_CHIP_VER_REG 0x1301/*GOOD*/
  100. #define RTL8367B_CHIP_VER_RLVID_SHIFT 12/*GOOD*/
  101. #define RTL8367B_CHIP_VER_RLVID_MASK 0xf/*GOOD*/
  102. #define RTL8367B_CHIP_VER_MCID_SHIFT 8/*GOOD*/
  103. #define RTL8367B_CHIP_VER_MCID_MASK 0xf/*GOOD*/
  104. #define RTL8367B_CHIP_VER_BOID_SHIFT 4/*GOOD*/
  105. #define RTL8367B_CHIP_VER_BOID_MASK 0xf/*GOOD*/
  106. #define RTL8367B_CHIP_VER_AFE_SHIFT 0/*GOOD*/
  107. #define RTL8367B_CHIP_VER_AFE_MASK 0x1/*GOOD*/
  108. #define RTL8367B_CHIP_MODE_REG 0x1302
  109. #define RTL8367B_CHIP_MODE_MASK 0x7
  110. #define RTL8367B_CHIP_DEBUG0_REG 0x1303
  111. #define RTL8367B_DEBUG0_SEL33(_x) BIT(8 + (_x))
  112. #define RTL8367B_DEBUG0_DRI_OTHER BIT(7)
  113. #define RTL8367B_DEBUG0_DRI_RG(_x) BIT(5 + (_x))
  114. #define RTL8367B_DEBUG0_DRI(_x) BIT(3 + (_x))
  115. #define RTL8367B_DEBUG0_SLR_OTHER BIT(2)
  116. #define RTL8367B_DEBUG0_SLR(_x) BIT(_x)
  117. #define RTL8367B_CHIP_DEBUG1_REG 0x1304
  118. #define RTL8367B_DEBUG1_DN_MASK(_x) \
  119. GENMASK(6 + (_x)*8, 4 + (_x)*8)
  120. #define RTL8367B_DEBUG1_DN_SHIFT(_x) (4 + (_x) * 8)
  121. #define RTL8367B_DEBUG1_DP_MASK(_x) \
  122. GENMASK(2 + (_x) * 8, (_x) * 8)
  123. #define RTL8367B_DEBUG1_DP_SHIFT(_x) ((_x) * 8)
  124. #define RTL8367B_CHIP_DEBUG2_REG 0x13e2
  125. #define RTL8367B_DEBUG2_RG2_DN_MASK GENMASK(8, 6)
  126. #define RTL8367B_DEBUG2_RG2_DN_SHIFT 6
  127. #define RTL8367B_DEBUG2_RG2_DP_MASK GENMASK(5, 3)
  128. #define RTL8367B_DEBUG2_RG2_DP_SHIFT 3
  129. #define RTL8367B_DEBUG2_DRI_EXT2_RG BIT(2)
  130. #define RTL8367B_DEBUG2_DRI_EXT2 BIT(1)
  131. #define RTL8367B_DEBUG2_SLR_EXT2 BIT(0)
  132. #define RTL8367B_DIS_REG 0x1305
  133. #define RTL8367B_DIS_SKIP_MII_RXER(_x) BIT(12 + (_x))
  134. #define RTL8367B_DIS_RGMII_SHIFT(_x) (4 * (_x))
  135. #define RTL8367B_DIS_RGMII_MASK 0x7
  136. #define RTL8367B_DIS2_REG 0x13c3
  137. #define RTL8367B_DIS2_SKIP_MII_RXER_SHIFT 4
  138. #define RTL8367B_DIS2_SKIP_MII_RXER 0x10
  139. #define RTL8367B_DIS2_RGMII_SHIFT 0
  140. #define RTL8367B_DIS2_RGMII_MASK 0xf
  141. #define RTL8367B_EXT_RGMXF_REG(_x) \
  142. ((_x) == 2 ? 0x13c5 : 0x1306 + (_x))
  143. #define RTL8367B_EXT_RGMXF_DUMMY0_SHIFT 5
  144. #define RTL8367B_EXT_RGMXF_DUMMY0_MASK 0x7ff
  145. #define RTL8367B_EXT_RGMXF_TXDELAY_SHIFT 3
  146. #define RTL8367B_EXT_RGMXF_TXDELAY_MASK 1
  147. #define RTL8367B_EXT_RGMXF_RXDELAY_MASK 0x7
  148. #define RTL8367B_DI_FORCE_REG(_x) \
  149. ((_x) == 2 ? 0x13c4 : 0x1310 + (_x))
  150. #define RTL8367B_DI_FORCE_MODE BIT(12)
  151. #define RTL8367B_DI_FORCE_NWAY BIT(7)
  152. #define RTL8367B_DI_FORCE_TXPAUSE BIT(6)
  153. #define RTL8367B_DI_FORCE_RXPAUSE BIT(5)
  154. #define RTL8367B_DI_FORCE_LINK BIT(4)
  155. #define RTL8367B_DI_FORCE_DUPLEX BIT(2)
  156. #define RTL8367B_DI_FORCE_SPEED_MASK 3
  157. #define RTL8367B_DI_FORCE_SPEED_10 0
  158. #define RTL8367B_DI_FORCE_SPEED_100 1
  159. #define RTL8367B_DI_FORCE_SPEED_1000 2
  160. #define RTL8367B_MAC_FORCE_REG(_x) (0x1312 + (_x))
  161. #define RTL8367B_CHIP_RESET_REG 0x1322 /*GOOD*/
  162. #define RTL8367B_CHIP_RESET_SW BIT(1) /*GOOD*/
  163. #define RTL8367B_CHIP_RESET_HW BIT(0) /*GOOD*/
  164. #define RTL8367B_PORT_STATUS_REG(_p) (0x1352 + (_p)) /*GOOD*/
  165. #define RTL8367B_PORT_STATUS_EN_1000_SPI BIT(11) /*GOOD*/
  166. #define RTL8367B_PORT_STATUS_EN_100_SPI BIT(10)/*GOOD*/
  167. #define RTL8367B_PORT_STATUS_NWAY_FAULT BIT(9)/*GOOD*/
  168. #define RTL8367B_PORT_STATUS_LINK_MASTER BIT(8)/*GOOD*/
  169. #define RTL8367B_PORT_STATUS_NWAY BIT(7)/*GOOD*/
  170. #define RTL8367B_PORT_STATUS_TXPAUSE BIT(6)/*GOOD*/
  171. #define RTL8367B_PORT_STATUS_RXPAUSE BIT(5)/*GOOD*/
  172. #define RTL8367B_PORT_STATUS_LINK BIT(4)/*GOOD*/
  173. #define RTL8367B_PORT_STATUS_DUPLEX BIT(2)/*GOOD*/
  174. #define RTL8367B_PORT_STATUS_SPEED_MASK 0x0003/*GOOD*/
  175. #define RTL8367B_PORT_STATUS_SPEED_10 0/*GOOD*/
  176. #define RTL8367B_PORT_STATUS_SPEED_100 1/*GOOD*/
  177. #define RTL8367B_PORT_STATUS_SPEED_1000 2/*GOOD*/
  178. #define RTL8367B_RTL_MAGIC_ID_REG 0x13c2
  179. #define RTL8367B_RTL_MAGIC_ID_VAL 0x0249
  180. #define RTL8367B_IA_CTRL_REG 0x1f00
  181. #define RTL8367B_IA_CTRL_RW(_x) ((_x) << 1)
  182. #define RTL8367B_IA_CTRL_RW_READ RTL8367B_IA_CTRL_RW(0)
  183. #define RTL8367B_IA_CTRL_RW_WRITE RTL8367B_IA_CTRL_RW(1)
  184. #define RTL8367B_IA_CTRL_CMD_MASK BIT(0)
  185. #define RTL8367B_IA_STATUS_REG 0x1f01
  186. #define RTL8367B_IA_STATUS_PHY_BUSY BIT(2)
  187. #define RTL8367B_IA_STATUS_SDS_BUSY BIT(1)
  188. #define RTL8367B_IA_STATUS_MDX_BUSY BIT(0)
  189. #define RTL8367B_IA_ADDRESS_REG 0x1f02
  190. #define RTL8367B_IA_WRITE_DATA_REG 0x1f03
  191. #define RTL8367B_IA_READ_DATA_REG 0x1f04
  192. #define RTL8367B_INTERNAL_PHY_REG(_a, _r) (0x2000 + 32 * (_a) + (_r))
  193. #define RTL8367B_NUM_MIB_COUNTERS 58
  194. #define RTL8367B_CPU_PORT_NUM 5
  195. #define RTL8367B_NUM_PORTS 8
  196. #define RTL8367B_NUM_VLANS 32
  197. #define RTL8367B_NUM_VIDS 4096
  198. #define RTL8367B_PRIORITYMAX 7
  199. #define RTL8367B_FIDMAX 7
  200. #define RTL8367B_PORT_0 BIT(0)
  201. #define RTL8367B_PORT_1 BIT(1)
  202. #define RTL8367B_PORT_2 BIT(2)
  203. #define RTL8367B_PORT_3 BIT(3)
  204. #define RTL8367B_PORT_4 BIT(4)
  205. #define RTL8367B_PORT_E0 BIT(5) /* External port 0 */
  206. #define RTL8367B_PORT_E1 BIT(6) /* External port 1 */
  207. #define RTL8367B_PORT_E2 BIT(7) /* External port 2 */
  208. #define RTL8367B_PORTS_ALL \
  209. (RTL8367B_PORT_0 | RTL8367B_PORT_1 | RTL8367B_PORT_2 | \
  210. RTL8367B_PORT_3 | RTL8367B_PORT_4 | RTL8367B_PORT_E0 | \
  211. RTL8367B_PORT_E1 | RTL8367B_PORT_E2)
  212. #define RTL8367B_PORTS_ALL_BUT_CPU \
  213. (RTL8367B_PORT_0 | RTL8367B_PORT_1 | RTL8367B_PORT_2 | \
  214. RTL8367B_PORT_3 | RTL8367B_PORT_4 | RTL8367B_PORT_E1 | \
  215. RTL8367B_PORT_E2)
  216. struct rtl8367b_initval {
  217. u16 reg;
  218. u16 val;
  219. };
  220. #define RTL8367B_MIB_RXB_ID 0 /* IfInOctets */
  221. #define RTL8367B_MIB_TXB_ID 28 /* IfOutOctets */
  222. static struct rtl8366_mib_counter
  223. rtl8367b_mib_counters[RTL8367B_NUM_MIB_COUNTERS] = {
  224. {0, 0, 4, "ifInOctets" },
  225. {0, 4, 2, "dot3StatsFCSErrors" },
  226. {0, 6, 2, "dot3StatsSymbolErrors" },
  227. {0, 8, 2, "dot3InPauseFrames" },
  228. {0, 10, 2, "dot3ControlInUnknownOpcodes" },
  229. {0, 12, 2, "etherStatsFragments" },
  230. {0, 14, 2, "etherStatsJabbers" },
  231. {0, 16, 2, "ifInUcastPkts" },
  232. {0, 18, 2, "etherStatsDropEvents" },
  233. {0, 20, 2, "ifInMulticastPkts" },
  234. {0, 22, 2, "ifInBroadcastPkts" },
  235. {0, 24, 2, "inMldChecksumError" },
  236. {0, 26, 2, "inIgmpChecksumError" },
  237. {0, 28, 2, "inMldSpecificQuery" },
  238. {0, 30, 2, "inMldGeneralQuery" },
  239. {0, 32, 2, "inIgmpSpecificQuery" },
  240. {0, 34, 2, "inIgmpGeneralQuery" },
  241. {0, 36, 2, "inMldLeaves" },
  242. {0, 38, 2, "inIgmpLeaves" },
  243. {0, 40, 4, "etherStatsOctets" },
  244. {0, 44, 2, "etherStatsUnderSizePkts" },
  245. {0, 46, 2, "etherOversizeStats" },
  246. {0, 48, 2, "etherStatsPkts64Octets" },
  247. {0, 50, 2, "etherStatsPkts65to127Octets" },
  248. {0, 52, 2, "etherStatsPkts128to255Octets" },
  249. {0, 54, 2, "etherStatsPkts256to511Octets" },
  250. {0, 56, 2, "etherStatsPkts512to1023Octets" },
  251. {0, 58, 2, "etherStatsPkts1024to1518Octets" },
  252. {0, 60, 4, "ifOutOctets" },
  253. {0, 64, 2, "dot3StatsSingleCollisionFrames" },
  254. {0, 66, 2, "dot3StatMultipleCollisionFrames" },
  255. {0, 68, 2, "dot3sDeferredTransmissions" },
  256. {0, 70, 2, "dot3StatsLateCollisions" },
  257. {0, 72, 2, "etherStatsCollisions" },
  258. {0, 74, 2, "dot3StatsExcessiveCollisions" },
  259. {0, 76, 2, "dot3OutPauseFrames" },
  260. {0, 78, 2, "ifOutDiscards" },
  261. {0, 80, 2, "dot1dTpPortInDiscards" },
  262. {0, 82, 2, "ifOutUcastPkts" },
  263. {0, 84, 2, "ifOutMulticastPkts" },
  264. {0, 86, 2, "ifOutBroadcastPkts" },
  265. {0, 88, 2, "outOampduPkts" },
  266. {0, 90, 2, "inOampduPkts" },
  267. {0, 92, 2, "inIgmpJoinsSuccess" },
  268. {0, 94, 2, "inIgmpJoinsFail" },
  269. {0, 96, 2, "inMldJoinsSuccess" },
  270. {0, 98, 2, "inMldJoinsFail" },
  271. {0, 100, 2, "inReportSuppressionDrop" },
  272. {0, 102, 2, "inLeaveSuppressionDrop" },
  273. {0, 104, 2, "outIgmpReports" },
  274. {0, 106, 2, "outIgmpLeaves" },
  275. {0, 108, 2, "outIgmpGeneralQuery" },
  276. {0, 110, 2, "outIgmpSpecificQuery" },
  277. {0, 112, 2, "outMldReports" },
  278. {0, 114, 2, "outMldLeaves" },
  279. {0, 116, 2, "outMldGeneralQuery" },
  280. {0, 118, 2, "outMldSpecificQuery" },
  281. {0, 120, 2, "inKnownMulticastPkts" },
  282. };
  283. #define REG_RD(_smi, _reg, _val) \
  284. do { \
  285. err = rtl8366_smi_read_reg(_smi, _reg, _val); \
  286. if (err) \
  287. return err; \
  288. } while (0)
  289. #define REG_WR(_smi, _reg, _val) \
  290. do { \
  291. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  292. if (err) \
  293. return err; \
  294. } while (0)
  295. #define REG_RMW(_smi, _reg, _mask, _val) \
  296. do { \
  297. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  298. if (err) \
  299. return err; \
  300. } while (0)
  301. static const struct rtl8367b_initval rtl8367r_vb_initvals_0[] = {
  302. {0x1B03, 0x0876}, {0x1200, 0x7FC4}, {0x0301, 0x0026}, {0x1722, 0x0E14},
  303. {0x205F, 0x0002}, {0x2059, 0x1A00}, {0x205F, 0x0000}, {0x207F, 0x0002},
  304. {0x2077, 0x0000}, {0x2078, 0x0000}, {0x2079, 0x0000}, {0x207A, 0x0000},
  305. {0x207B, 0x0000}, {0x207F, 0x0000}, {0x205F, 0x0002}, {0x2053, 0x0000},
  306. {0x2054, 0x0000}, {0x2055, 0x0000}, {0x2056, 0x0000}, {0x2057, 0x0000},
  307. {0x205F, 0x0000}, {0x12A4, 0x110A}, {0x12A6, 0x150A}, {0x13F1, 0x0013},
  308. {0x13F4, 0x0010}, {0x13F5, 0x0000}, {0x0018, 0x0F00}, {0x0038, 0x0F00},
  309. {0x0058, 0x0F00}, {0x0078, 0x0F00}, {0x0098, 0x0F00}, {0x12B6, 0x0C02},
  310. {0x12B7, 0x030F}, {0x12B8, 0x11FF}, {0x12BC, 0x0004}, {0x1362, 0x0115},
  311. {0x1363, 0x0002}, {0x1363, 0x0000}, {0x133F, 0x0030}, {0x133E, 0x000E},
  312. {0x221F, 0x0007}, {0x221E, 0x002D}, {0x2218, 0xF030}, {0x221F, 0x0007},
  313. {0x221E, 0x0023}, {0x2216, 0x0005}, {0x2215, 0x00B9}, {0x2219, 0x0044},
  314. {0x2215, 0x00BA}, {0x2219, 0x0020}, {0x2215, 0x00BB}, {0x2219, 0x00C1},
  315. {0x2215, 0x0148}, {0x2219, 0x0096}, {0x2215, 0x016E}, {0x2219, 0x0026},
  316. {0x2216, 0x0000}, {0x2216, 0x0000}, {0x221E, 0x002D}, {0x2218, 0xF010},
  317. {0x221F, 0x0007}, {0x221E, 0x0020}, {0x2215, 0x0D00}, {0x221F, 0x0000},
  318. {0x221F, 0x0000}, {0x2217, 0x2160}, {0x221F, 0x0001}, {0x2210, 0xF25E},
  319. {0x221F, 0x0007}, {0x221E, 0x0042}, {0x2215, 0x0F00}, {0x2215, 0x0F00},
  320. {0x2216, 0x7408}, {0x2215, 0x0E00}, {0x2215, 0x0F00}, {0x2215, 0x0F01},
  321. {0x2216, 0x4000}, {0x2215, 0x0E01}, {0x2215, 0x0F01}, {0x2215, 0x0F02},
  322. {0x2216, 0x9400}, {0x2215, 0x0E02}, {0x2215, 0x0F02}, {0x2215, 0x0F03},
  323. {0x2216, 0x7408}, {0x2215, 0x0E03}, {0x2215, 0x0F03}, {0x2215, 0x0F04},
  324. {0x2216, 0x4008}, {0x2215, 0x0E04}, {0x2215, 0x0F04}, {0x2215, 0x0F05},
  325. {0x2216, 0x9400}, {0x2215, 0x0E05}, {0x2215, 0x0F05}, {0x2215, 0x0F06},
  326. {0x2216, 0x0803}, {0x2215, 0x0E06}, {0x2215, 0x0F06}, {0x2215, 0x0D00},
  327. {0x2215, 0x0100}, {0x221F, 0x0001}, {0x2210, 0xF05E}, {0x221F, 0x0000},
  328. {0x2217, 0x2100}, {0x221F, 0x0000}, {0x220D, 0x0003}, {0x220E, 0x0015},
  329. {0x220D, 0x4003}, {0x220E, 0x0006}, {0x221F, 0x0000}, {0x2200, 0x1340},
  330. {0x133F, 0x0010}, {0x12A0, 0x0058}, {0x12A1, 0x0058}, {0x133E, 0x000E},
  331. {0x133F, 0x0030}, {0x221F, 0x0000}, {0x2210, 0x0166}, {0x221F, 0x0000},
  332. {0x133E, 0x000E}, {0x133F, 0x0010}, {0x133F, 0x0030}, {0x133E, 0x000E},
  333. {0x221F, 0x0005}, {0x2205, 0xFFF6}, {0x2206, 0x0080}, {0x2205, 0x8B6E},
  334. {0x2206, 0x0000}, {0x220F, 0x0100}, {0x2205, 0x8000}, {0x2206, 0x0280},
  335. {0x2206, 0x28F7}, {0x2206, 0x00E0}, {0x2206, 0xFFF7}, {0x2206, 0xA080},
  336. {0x2206, 0x02AE}, {0x2206, 0xF602}, {0x2206, 0x0153}, {0x2206, 0x0201},
  337. {0x2206, 0x6602}, {0x2206, 0x80B9}, {0x2206, 0xE08B}, {0x2206, 0x8CE1},
  338. {0x2206, 0x8B8D}, {0x2206, 0x1E01}, {0x2206, 0xE18B}, {0x2206, 0x8E1E},
  339. {0x2206, 0x01A0}, {0x2206, 0x00E7}, {0x2206, 0xAEDB}, {0x2206, 0xEEE0},
  340. {0x2206, 0x120E}, {0x2206, 0xEEE0}, {0x2206, 0x1300}, {0x2206, 0xEEE0},
  341. {0x2206, 0x2001}, {0x2206, 0xEEE0}, {0x2206, 0x2166}, {0x2206, 0xEEE0},
  342. {0x2206, 0xC463}, {0x2206, 0xEEE0}, {0x2206, 0xC5E8}, {0x2206, 0xEEE0},
  343. {0x2206, 0xC699}, {0x2206, 0xEEE0}, {0x2206, 0xC7C2}, {0x2206, 0xEEE0},
  344. {0x2206, 0xC801}, {0x2206, 0xEEE0}, {0x2206, 0xC913}, {0x2206, 0xEEE0},
  345. {0x2206, 0xCA30}, {0x2206, 0xEEE0}, {0x2206, 0xCB3E}, {0x2206, 0xEEE0},
  346. {0x2206, 0xDCE1}, {0x2206, 0xEEE0}, {0x2206, 0xDD00}, {0x2206, 0xEEE2},
  347. {0x2206, 0x0001}, {0x2206, 0xEEE2}, {0x2206, 0x0100}, {0x2206, 0xEEE4},
  348. {0x2206, 0x8860}, {0x2206, 0xEEE4}, {0x2206, 0x8902}, {0x2206, 0xEEE4},
  349. {0x2206, 0x8C00}, {0x2206, 0xEEE4}, {0x2206, 0x8D30}, {0x2206, 0xEEEA},
  350. {0x2206, 0x1480}, {0x2206, 0xEEEA}, {0x2206, 0x1503}, {0x2206, 0xEEEA},
  351. {0x2206, 0xC600}, {0x2206, 0xEEEA}, {0x2206, 0xC706}, {0x2206, 0xEE85},
  352. {0x2206, 0xEE00}, {0x2206, 0xEE85}, {0x2206, 0xEF00}, {0x2206, 0xEE8B},
  353. {0x2206, 0x6750}, {0x2206, 0xEE8B}, {0x2206, 0x6632}, {0x2206, 0xEE8A},
  354. {0x2206, 0xD448}, {0x2206, 0xEE8A}, {0x2206, 0xD548}, {0x2206, 0xEE8A},
  355. {0x2206, 0xD649}, {0x2206, 0xEE8A}, {0x2206, 0xD7F8}, {0x2206, 0xEE8B},
  356. {0x2206, 0x85E2}, {0x2206, 0xEE8B}, {0x2206, 0x8700}, {0x2206, 0xEEFF},
  357. {0x2206, 0xF600}, {0x2206, 0xEEFF}, {0x2206, 0xF7FC}, {0x2206, 0x04F8},
  358. {0x2206, 0xE08B}, {0x2206, 0x8EAD}, {0x2206, 0x2023}, {0x2206, 0xF620},
  359. {0x2206, 0xE48B}, {0x2206, 0x8E02}, {0x2206, 0x2877}, {0x2206, 0x0225},
  360. {0x2206, 0xC702}, {0x2206, 0x26A1}, {0x2206, 0x0281}, {0x2206, 0xB302},
  361. {0x2206, 0x8496}, {0x2206, 0x0202}, {0x2206, 0xA102}, {0x2206, 0x27F1},
  362. {0x2206, 0x0228}, {0x2206, 0xF902}, {0x2206, 0x2AA0}, {0x2206, 0x0282},
  363. {0x2206, 0xB8E0}, {0x2206, 0x8B8E}, {0x2206, 0xAD21}, {0x2206, 0x08F6},
  364. {0x2206, 0x21E4}, {0x2206, 0x8B8E}, {0x2206, 0x0202}, {0x2206, 0x80E0},
  365. {0x2206, 0x8B8E}, {0x2206, 0xAD22}, {0x2206, 0x05F6}, {0x2206, 0x22E4},
  366. {0x2206, 0x8B8E}, {0x2206, 0xE08B}, {0x2206, 0x8EAD}, {0x2206, 0x2305},
  367. {0x2206, 0xF623}, {0x2206, 0xE48B}, {0x2206, 0x8EE0}, {0x2206, 0x8B8E},
  368. {0x2206, 0xAD24}, {0x2206, 0x08F6}, {0x2206, 0x24E4}, {0x2206, 0x8B8E},
  369. {0x2206, 0x0227}, {0x2206, 0x6AE0}, {0x2206, 0x8B8E}, {0x2206, 0xAD25},
  370. {0x2206, 0x05F6}, {0x2206, 0x25E4}, {0x2206, 0x8B8E}, {0x2206, 0xE08B},
  371. {0x2206, 0x8EAD}, {0x2206, 0x260B}, {0x2206, 0xF626}, {0x2206, 0xE48B},
  372. {0x2206, 0x8E02}, {0x2206, 0x830D}, {0x2206, 0x021D}, {0x2206, 0x6BE0},
  373. {0x2206, 0x8B8E}, {0x2206, 0xAD27}, {0x2206, 0x05F6}, {0x2206, 0x27E4},
  374. {0x2206, 0x8B8E}, {0x2206, 0x0281}, {0x2206, 0x4402}, {0x2206, 0x045C},
  375. {0x2206, 0xFC04}, {0x2206, 0xF8E0}, {0x2206, 0x8B83}, {0x2206, 0xAD23},
  376. {0x2206, 0x30E0}, {0x2206, 0xE022}, {0x2206, 0xE1E0}, {0x2206, 0x2359},
  377. {0x2206, 0x02E0}, {0x2206, 0x85EF}, {0x2206, 0xE585}, {0x2206, 0xEFAC},
  378. {0x2206, 0x2907}, {0x2206, 0x1F01}, {0x2206, 0x9E51}, {0x2206, 0xAD29},
  379. {0x2206, 0x20E0}, {0x2206, 0x8B83}, {0x2206, 0xAD21}, {0x2206, 0x06E1},
  380. {0x2206, 0x8B84}, {0x2206, 0xAD28}, {0x2206, 0x42E0}, {0x2206, 0x8B85},
  381. {0x2206, 0xAD21}, {0x2206, 0x06E1}, {0x2206, 0x8B84}, {0x2206, 0xAD29},
  382. {0x2206, 0x36BF}, {0x2206, 0x34BF}, {0x2206, 0x022C}, {0x2206, 0x31AE},
  383. {0x2206, 0x2EE0}, {0x2206, 0x8B83}, {0x2206, 0xAD21}, {0x2206, 0x10E0},
  384. {0x2206, 0x8B84}, {0x2206, 0xF620}, {0x2206, 0xE48B}, {0x2206, 0x84EE},
  385. {0x2206, 0x8ADA}, {0x2206, 0x00EE}, {0x2206, 0x8ADB}, {0x2206, 0x00E0},
  386. {0x2206, 0x8B85}, {0x2206, 0xAD21}, {0x2206, 0x0CE0}, {0x2206, 0x8B84},
  387. {0x2206, 0xF621}, {0x2206, 0xE48B}, {0x2206, 0x84EE}, {0x2206, 0x8B72},
  388. {0x2206, 0xFFBF}, {0x2206, 0x34C2}, {0x2206, 0x022C}, {0x2206, 0x31FC},
  389. {0x2206, 0x04F8}, {0x2206, 0xFAEF}, {0x2206, 0x69E0}, {0x2206, 0x8B85},
  390. {0x2206, 0xAD21}, {0x2206, 0x42E0}, {0x2206, 0xE022}, {0x2206, 0xE1E0},
  391. {0x2206, 0x2358}, {0x2206, 0xC059}, {0x2206, 0x021E}, {0x2206, 0x01E1},
  392. {0x2206, 0x8B72}, {0x2206, 0x1F10}, {0x2206, 0x9E2F}, {0x2206, 0xE48B},
  393. {0x2206, 0x72AD}, {0x2206, 0x2123}, {0x2206, 0xE18B}, {0x2206, 0x84F7},
  394. {0x2206, 0x29E5}, {0x2206, 0x8B84}, {0x2206, 0xAC27}, {0x2206, 0x10AC},
  395. {0x2206, 0x2605}, {0x2206, 0x0205}, {0x2206, 0x23AE}, {0x2206, 0x1602},
  396. {0x2206, 0x0535}, {0x2206, 0x0282}, {0x2206, 0x30AE}, {0x2206, 0x0E02},
  397. {0x2206, 0x056A}, {0x2206, 0x0282}, {0x2206, 0x75AE}, {0x2206, 0x0602},
  398. {0x2206, 0x04DC}, {0x2206, 0x0282}, {0x2206, 0x04EF}, {0x2206, 0x96FE},
  399. {0x2206, 0xFC04}, {0x2206, 0xF8F9}, {0x2206, 0xE08B}, {0x2206, 0x87AD},
  400. {0x2206, 0x2321}, {0x2206, 0xE0EA}, {0x2206, 0x14E1}, {0x2206, 0xEA15},
  401. {0x2206, 0xAD26}, {0x2206, 0x18F6}, {0x2206, 0x27E4}, {0x2206, 0xEA14},
  402. {0x2206, 0xE5EA}, {0x2206, 0x15F6}, {0x2206, 0x26E4}, {0x2206, 0xEA14},
  403. {0x2206, 0xE5EA}, {0x2206, 0x15F7}, {0x2206, 0x27E4}, {0x2206, 0xEA14},
  404. {0x2206, 0xE5EA}, {0x2206, 0x15FD}, {0x2206, 0xFC04}, {0x2206, 0xF8F9},
  405. {0x2206, 0xE08B}, {0x2206, 0x87AD}, {0x2206, 0x233A}, {0x2206, 0xAD22},
  406. {0x2206, 0x37E0}, {0x2206, 0xE020}, {0x2206, 0xE1E0}, {0x2206, 0x21AC},
  407. {0x2206, 0x212E}, {0x2206, 0xE0EA}, {0x2206, 0x14E1}, {0x2206, 0xEA15},
  408. {0x2206, 0xF627}, {0x2206, 0xE4EA}, {0x2206, 0x14E5}, {0x2206, 0xEA15},
  409. {0x2206, 0xE2EA}, {0x2206, 0x12E3}, {0x2206, 0xEA13}, {0x2206, 0x5A8F},
  410. {0x2206, 0x6A20}, {0x2206, 0xE6EA}, {0x2206, 0x12E7}, {0x2206, 0xEA13},
  411. {0x2206, 0xF726}, {0x2206, 0xE4EA}, {0x2206, 0x14E5}, {0x2206, 0xEA15},
  412. {0x2206, 0xF727}, {0x2206, 0xE4EA}, {0x2206, 0x14E5}, {0x2206, 0xEA15},
  413. {0x2206, 0xFDFC}, {0x2206, 0x04F8}, {0x2206, 0xF9E0}, {0x2206, 0x8B87},
  414. {0x2206, 0xAD23}, {0x2206, 0x38AD}, {0x2206, 0x2135}, {0x2206, 0xE0E0},
  415. {0x2206, 0x20E1}, {0x2206, 0xE021}, {0x2206, 0xAC21}, {0x2206, 0x2CE0},
  416. {0x2206, 0xEA14}, {0x2206, 0xE1EA}, {0x2206, 0x15F6}, {0x2206, 0x27E4},
  417. {0x2206, 0xEA14}, {0x2206, 0xE5EA}, {0x2206, 0x15E2}, {0x2206, 0xEA12},
  418. {0x2206, 0xE3EA}, {0x2206, 0x135A}, {0x2206, 0x8FE6}, {0x2206, 0xEA12},
  419. {0x2206, 0xE7EA}, {0x2206, 0x13F7}, {0x2206, 0x26E4}, {0x2206, 0xEA14},
  420. {0x2206, 0xE5EA}, {0x2206, 0x15F7}, {0x2206, 0x27E4}, {0x2206, 0xEA14},
  421. {0x2206, 0xE5EA}, {0x2206, 0x15FD}, {0x2206, 0xFC04}, {0x2206, 0xF8FA},
  422. {0x2206, 0xEF69}, {0x2206, 0xE08B}, {0x2206, 0x86AD}, {0x2206, 0x2146},
  423. {0x2206, 0xE0E0}, {0x2206, 0x22E1}, {0x2206, 0xE023}, {0x2206, 0x58C0},
  424. {0x2206, 0x5902}, {0x2206, 0x1E01}, {0x2206, 0xE18B}, {0x2206, 0x651F},
  425. {0x2206, 0x109E}, {0x2206, 0x33E4}, {0x2206, 0x8B65}, {0x2206, 0xAD21},
  426. {0x2206, 0x22AD}, {0x2206, 0x272A}, {0x2206, 0xD400}, {0x2206, 0x01BF},
  427. {0x2206, 0x34F2}, {0x2206, 0x022C}, {0x2206, 0xA2BF}, {0x2206, 0x34F5},
  428. {0x2206, 0x022C}, {0x2206, 0xE0E0}, {0x2206, 0x8B67}, {0x2206, 0x1B10},
  429. {0x2206, 0xAA14}, {0x2206, 0xE18B}, {0x2206, 0x660D}, {0x2206, 0x1459},
  430. {0x2206, 0x0FAE}, {0x2206, 0x05E1}, {0x2206, 0x8B66}, {0x2206, 0x590F},
  431. {0x2206, 0xBF85}, {0x2206, 0x6102}, {0x2206, 0x2CA2}, {0x2206, 0xEF96},
  432. {0x2206, 0xFEFC}, {0x2206, 0x04F8}, {0x2206, 0xF9FA}, {0x2206, 0xFBEF},
  433. {0x2206, 0x79E2}, {0x2206, 0x8AD2}, {0x2206, 0xAC19}, {0x2206, 0x2DE0},
  434. {0x2206, 0xE036}, {0x2206, 0xE1E0}, {0x2206, 0x37EF}, {0x2206, 0x311F},
  435. {0x2206, 0x325B}, {0x2206, 0x019E}, {0x2206, 0x1F7A}, {0x2206, 0x0159},
  436. {0x2206, 0x019F}, {0x2206, 0x0ABF}, {0x2206, 0x348E}, {0x2206, 0x022C},
  437. {0x2206, 0x31F6}, {0x2206, 0x06AE}, {0x2206, 0x0FF6}, {0x2206, 0x0302},
  438. {0x2206, 0x0470}, {0x2206, 0xF703}, {0x2206, 0xF706}, {0x2206, 0xBF34},
  439. {0x2206, 0x9302}, {0x2206, 0x2C31}, {0x2206, 0xAC1A}, {0x2206, 0x25E0},
  440. {0x2206, 0xE022}, {0x2206, 0xE1E0}, {0x2206, 0x23EF}, {0x2206, 0x300D},
  441. {0x2206, 0x311F}, {0x2206, 0x325B}, {0x2206, 0x029E}, {0x2206, 0x157A},
  442. {0x2206, 0x0258}, {0x2206, 0xC4A0}, {0x2206, 0x0408}, {0x2206, 0xBF34},
  443. {0x2206, 0x9E02}, {0x2206, 0x2C31}, {0x2206, 0xAE06}, {0x2206, 0xBF34},
  444. {0x2206, 0x9C02}, {0x2206, 0x2C31}, {0x2206, 0xAC1B}, {0x2206, 0x4AE0},
  445. {0x2206, 0xE012}, {0x2206, 0xE1E0}, {0x2206, 0x13EF}, {0x2206, 0x300D},
  446. {0x2206, 0x331F}, {0x2206, 0x325B}, {0x2206, 0x1C9E}, {0x2206, 0x3AEF},
  447. {0x2206, 0x325B}, {0x2206, 0x1C9F}, {0x2206, 0x09BF}, {0x2206, 0x3498},
  448. {0x2206, 0x022C}, {0x2206, 0x3102}, {0x2206, 0x83C5}, {0x2206, 0x5A03},
  449. {0x2206, 0x0D03}, {0x2206, 0x581C}, {0x2206, 0x1E20}, {0x2206, 0x0207},
  450. {0x2206, 0xA0A0}, {0x2206, 0x000E}, {0x2206, 0x0284}, {0x2206, 0x17AD},
  451. {0x2206, 0x1817}, {0x2206, 0xBF34}, {0x2206, 0x9A02}, {0x2206, 0x2C31},
  452. {0x2206, 0xAE0F}, {0x2206, 0xBF34}, {0x2206, 0xC802}, {0x2206, 0x2C31},
  453. {0x2206, 0xBF34}, {0x2206, 0xC502}, {0x2206, 0x2C31}, {0x2206, 0x0284},
  454. {0x2206, 0x52E6}, {0x2206, 0x8AD2}, {0x2206, 0xEF97}, {0x2206, 0xFFFE},
  455. {0x2206, 0xFDFC}, {0x2206, 0x04F8}, {0x2206, 0xBF34}, {0x2206, 0xDA02},
  456. {0x2206, 0x2CE0}, {0x2206, 0xE58A}, {0x2206, 0xD3BF}, {0x2206, 0x34D4},
  457. {0x2206, 0x022C}, {0x2206, 0xE00C}, {0x2206, 0x1159}, {0x2206, 0x02E0},
  458. {0x2206, 0x8AD3}, {0x2206, 0x1E01}, {0x2206, 0xE48A}, {0x2206, 0xD3D1},
  459. {0x2206, 0x00BF}, {0x2206, 0x34DA}, {0x2206, 0x022C}, {0x2206, 0xA2D1},
  460. {0x2206, 0x01BF}, {0x2206, 0x34D4}, {0x2206, 0x022C}, {0x2206, 0xA2BF},
  461. {0x2206, 0x34CB}, {0x2206, 0x022C}, {0x2206, 0xE0E5}, {0x2206, 0x8ACE},
  462. {0x2206, 0xBF85}, {0x2206, 0x6702}, {0x2206, 0x2CE0}, {0x2206, 0xE58A},
  463. {0x2206, 0xCFBF}, {0x2206, 0x8564}, {0x2206, 0x022C}, {0x2206, 0xE0E5},
  464. {0x2206, 0x8AD0}, {0x2206, 0xBF85}, {0x2206, 0x6A02}, {0x2206, 0x2CE0},
  465. {0x2206, 0xE58A}, {0x2206, 0xD1FC}, {0x2206, 0x04F8}, {0x2206, 0xE18A},
  466. {0x2206, 0xD1BF}, {0x2206, 0x856A}, {0x2206, 0x022C}, {0x2206, 0xA2E1},
  467. {0x2206, 0x8AD0}, {0x2206, 0xBF85}, {0x2206, 0x6402}, {0x2206, 0x2CA2},
  468. {0x2206, 0xE18A}, {0x2206, 0xCFBF}, {0x2206, 0x8567}, {0x2206, 0x022C},
  469. {0x2206, 0xA2E1}, {0x2206, 0x8ACE}, {0x2206, 0xBF34}, {0x2206, 0xCB02},
  470. {0x2206, 0x2CA2}, {0x2206, 0xE18A}, {0x2206, 0xD3BF}, {0x2206, 0x34DA},
  471. {0x2206, 0x022C}, {0x2206, 0xA2E1}, {0x2206, 0x8AD3}, {0x2206, 0x0D11},
  472. {0x2206, 0xBF34}, {0x2206, 0xD402}, {0x2206, 0x2CA2}, {0x2206, 0xFC04},
  473. {0x2206, 0xF9A0}, {0x2206, 0x0405}, {0x2206, 0xE38A}, {0x2206, 0xD4AE},
  474. {0x2206, 0x13A0}, {0x2206, 0x0805}, {0x2206, 0xE38A}, {0x2206, 0xD5AE},
  475. {0x2206, 0x0BA0}, {0x2206, 0x0C05}, {0x2206, 0xE38A}, {0x2206, 0xD6AE},
  476. {0x2206, 0x03E3}, {0x2206, 0x8AD7}, {0x2206, 0xEF13}, {0x2206, 0xBF34},
  477. {0x2206, 0xCB02}, {0x2206, 0x2CA2}, {0x2206, 0xEF13}, {0x2206, 0x0D11},
  478. {0x2206, 0xBF85}, {0x2206, 0x6702}, {0x2206, 0x2CA2}, {0x2206, 0xEF13},
  479. {0x2206, 0x0D14}, {0x2206, 0xBF85}, {0x2206, 0x6402}, {0x2206, 0x2CA2},
  480. {0x2206, 0xEF13}, {0x2206, 0x0D17}, {0x2206, 0xBF85}, {0x2206, 0x6A02},
  481. {0x2206, 0x2CA2}, {0x2206, 0xFD04}, {0x2206, 0xF8E0}, {0x2206, 0x8B85},
  482. {0x2206, 0xAD27}, {0x2206, 0x2DE0}, {0x2206, 0xE036}, {0x2206, 0xE1E0},
  483. {0x2206, 0x37E1}, {0x2206, 0x8B73}, {0x2206, 0x1F10}, {0x2206, 0x9E20},
  484. {0x2206, 0xE48B}, {0x2206, 0x73AC}, {0x2206, 0x200B}, {0x2206, 0xAC21},
  485. {0x2206, 0x0DAC}, {0x2206, 0x250F}, {0x2206, 0xAC27}, {0x2206, 0x0EAE},
  486. {0x2206, 0x0F02}, {0x2206, 0x84CC}, {0x2206, 0xAE0A}, {0x2206, 0x0284},
  487. {0x2206, 0xD1AE}, {0x2206, 0x05AE}, {0x2206, 0x0302}, {0x2206, 0x84D8},
  488. {0x2206, 0xFC04}, {0x2206, 0xEE8B}, {0x2206, 0x6800}, {0x2206, 0x0402},
  489. {0x2206, 0x84E5}, {0x2206, 0x0285}, {0x2206, 0x2804}, {0x2206, 0x0285},
  490. {0x2206, 0x4904}, {0x2206, 0xEE8B}, {0x2206, 0x6800}, {0x2206, 0xEE8B},
  491. {0x2206, 0x6902}, {0x2206, 0x04F8}, {0x2206, 0xF9E0}, {0x2206, 0x8B85},
  492. {0x2206, 0xAD26}, {0x2206, 0x38D0}, {0x2206, 0x0B02}, {0x2206, 0x2B4D},
  493. {0x2206, 0x5882}, {0x2206, 0x7882}, {0x2206, 0x9F2D}, {0x2206, 0xE08B},
  494. {0x2206, 0x68E1}, {0x2206, 0x8B69}, {0x2206, 0x1F10}, {0x2206, 0x9EC8},
  495. {0x2206, 0x10E4}, {0x2206, 0x8B68}, {0x2206, 0xE0E0}, {0x2206, 0x00E1},
  496. {0x2206, 0xE001}, {0x2206, 0xF727}, {0x2206, 0xE4E0}, {0x2206, 0x00E5},
  497. {0x2206, 0xE001}, {0x2206, 0xE2E0}, {0x2206, 0x20E3}, {0x2206, 0xE021},
  498. {0x2206, 0xAD30}, {0x2206, 0xF7F6}, {0x2206, 0x27E4}, {0x2206, 0xE000},
  499. {0x2206, 0xE5E0}, {0x2206, 0x01FD}, {0x2206, 0xFC04}, {0x2206, 0xF8FA},
  500. {0x2206, 0xEF69}, {0x2206, 0xE08B}, {0x2206, 0x86AD}, {0x2206, 0x2212},
  501. {0x2206, 0xE0E0}, {0x2206, 0x14E1}, {0x2206, 0xE015}, {0x2206, 0xAD26},
  502. {0x2206, 0x9CE1}, {0x2206, 0x85E0}, {0x2206, 0xBF85}, {0x2206, 0x6D02},
  503. {0x2206, 0x2CA2}, {0x2206, 0xEF96}, {0x2206, 0xFEFC}, {0x2206, 0x04F8},
  504. {0x2206, 0xFAEF}, {0x2206, 0x69E0}, {0x2206, 0x8B86}, {0x2206, 0xAD22},
  505. {0x2206, 0x09E1}, {0x2206, 0x85E1}, {0x2206, 0xBF85}, {0x2206, 0x6D02},
  506. {0x2206, 0x2CA2}, {0x2206, 0xEF96}, {0x2206, 0xFEFC}, {0x2206, 0x0464},
  507. {0x2206, 0xE48C}, {0x2206, 0xFDE4}, {0x2206, 0x80CA}, {0x2206, 0xE480},
  508. {0x2206, 0x66E0}, {0x2206, 0x8E70}, {0x2206, 0xE076}, {0x2205, 0xE142},
  509. {0x2206, 0x0701}, {0x2205, 0xE140}, {0x2206, 0x0405}, {0x220F, 0x0000},
  510. {0x221F, 0x0000}, {0x2200, 0x1340}, {0x133E, 0x000E}, {0x133F, 0x0010},
  511. {0x13EB, 0x11BB}
  512. };
  513. static const struct rtl8367b_initval rtl8367r_vb_initvals_1[] = {
  514. {0x1B03, 0x0876}, {0x1200, 0x7FC4}, {0x1305, 0xC000}, {0x121E, 0x03CA},
  515. {0x1233, 0x0352}, {0x1234, 0x0064}, {0x1237, 0x0096}, {0x1238, 0x0078},
  516. {0x1239, 0x0084}, {0x123A, 0x0030}, {0x205F, 0x0002}, {0x2059, 0x1A00},
  517. {0x205F, 0x0000}, {0x207F, 0x0002}, {0x2077, 0x0000}, {0x2078, 0x0000},
  518. {0x2079, 0x0000}, {0x207A, 0x0000}, {0x207B, 0x0000}, {0x207F, 0x0000},
  519. {0x205F, 0x0002}, {0x2053, 0x0000}, {0x2054, 0x0000}, {0x2055, 0x0000},
  520. {0x2056, 0x0000}, {0x2057, 0x0000}, {0x205F, 0x0000}, {0x133F, 0x0030},
  521. {0x133E, 0x000E}, {0x221F, 0x0005}, {0x2205, 0x8B86}, {0x2206, 0x800E},
  522. {0x221F, 0x0000}, {0x133F, 0x0010}, {0x12A3, 0x2200}, {0x6107, 0xE58B},
  523. {0x6103, 0xA970}, {0x0018, 0x0F00}, {0x0038, 0x0F00}, {0x0058, 0x0F00},
  524. {0x0078, 0x0F00}, {0x0098, 0x0F00}, {0x133F, 0x0030}, {0x133E, 0x000E},
  525. {0x221F, 0x0005}, {0x2205, 0x8B6E}, {0x2206, 0x0000}, {0x220F, 0x0100},
  526. {0x2205, 0xFFF6}, {0x2206, 0x0080}, {0x2205, 0x8000}, {0x2206, 0x0280},
  527. {0x2206, 0x2BF7}, {0x2206, 0x00E0}, {0x2206, 0xFFF7}, {0x2206, 0xA080},
  528. {0x2206, 0x02AE}, {0x2206, 0xF602}, {0x2206, 0x0153}, {0x2206, 0x0201},
  529. {0x2206, 0x6602}, {0x2206, 0x8044}, {0x2206, 0x0201}, {0x2206, 0x7CE0},
  530. {0x2206, 0x8B8C}, {0x2206, 0xE18B}, {0x2206, 0x8D1E}, {0x2206, 0x01E1},
  531. {0x2206, 0x8B8E}, {0x2206, 0x1E01}, {0x2206, 0xA000}, {0x2206, 0xE4AE},
  532. {0x2206, 0xD8EE}, {0x2206, 0x85C0}, {0x2206, 0x00EE}, {0x2206, 0x85C1},
  533. {0x2206, 0x00EE}, {0x2206, 0x8AFC}, {0x2206, 0x07EE}, {0x2206, 0x8AFD},
  534. {0x2206, 0x73EE}, {0x2206, 0xFFF6}, {0x2206, 0x00EE}, {0x2206, 0xFFF7},
  535. {0x2206, 0xFC04}, {0x2206, 0xF8E0}, {0x2206, 0x8B8E}, {0x2206, 0xAD20},
  536. {0x2206, 0x0302}, {0x2206, 0x8050}, {0x2206, 0xFC04}, {0x2206, 0xF8F9},
  537. {0x2206, 0xE08B}, {0x2206, 0x85AD}, {0x2206, 0x2548}, {0x2206, 0xE08A},
  538. {0x2206, 0xE4E1}, {0x2206, 0x8AE5}, {0x2206, 0x7C00}, {0x2206, 0x009E},
  539. {0x2206, 0x35EE}, {0x2206, 0x8AE4}, {0x2206, 0x00EE}, {0x2206, 0x8AE5},
  540. {0x2206, 0x00E0}, {0x2206, 0x8AFC}, {0x2206, 0xE18A}, {0x2206, 0xFDE2},
  541. {0x2206, 0x85C0}, {0x2206, 0xE385}, {0x2206, 0xC102}, {0x2206, 0x2DAC},
  542. {0x2206, 0xAD20}, {0x2206, 0x12EE}, {0x2206, 0x8AE4}, {0x2206, 0x03EE},
  543. {0x2206, 0x8AE5}, {0x2206, 0xB7EE}, {0x2206, 0x85C0}, {0x2206, 0x00EE},
  544. {0x2206, 0x85C1}, {0x2206, 0x00AE}, {0x2206, 0x1115}, {0x2206, 0xE685},
  545. {0x2206, 0xC0E7}, {0x2206, 0x85C1}, {0x2206, 0xAE08}, {0x2206, 0xEE85},
  546. {0x2206, 0xC000}, {0x2206, 0xEE85}, {0x2206, 0xC100}, {0x2206, 0xFDFC},
  547. {0x2206, 0x0400}, {0x2205, 0xE142}, {0x2206, 0x0701}, {0x2205, 0xE140},
  548. {0x2206, 0x0405}, {0x220F, 0x0000}, {0x221F, 0x0000}, {0x133E, 0x000E},
  549. {0x133F, 0x0010}, {0x13EB, 0x11BB}, {0x207F, 0x0002}, {0x2073, 0x1D22},
  550. {0x207F, 0x0000}, {0x133F, 0x0030}, {0x133E, 0x000E}, {0x2200, 0x1340},
  551. {0x133E, 0x000E}, {0x133F, 0x0010},
  552. };
  553. static int rtl8367b_write_initvals(struct rtl8366_smi *smi,
  554. const struct rtl8367b_initval *initvals,
  555. int count)
  556. {
  557. int err;
  558. int i;
  559. for (i = 0; i < count; i++)
  560. REG_WR(smi, initvals[i].reg, initvals[i].val);
  561. return 0;
  562. }
  563. static int rtl8367b_read_phy_reg(struct rtl8366_smi *smi,
  564. u32 phy_addr, u32 phy_reg, u32 *val)
  565. {
  566. int timeout;
  567. u32 data;
  568. int err;
  569. if (phy_addr > RTL8367B_PHY_ADDR_MAX)
  570. return -EINVAL;
  571. if (phy_reg > RTL8367B_PHY_REG_MAX)
  572. return -EINVAL;
  573. REG_RD(smi, RTL8367B_IA_STATUS_REG, &data);
  574. if (data & RTL8367B_IA_STATUS_PHY_BUSY)
  575. return -ETIMEDOUT;
  576. /* prepare address */
  577. REG_WR(smi, RTL8367B_IA_ADDRESS_REG,
  578. RTL8367B_INTERNAL_PHY_REG(phy_addr, phy_reg));
  579. /* send read command */
  580. REG_WR(smi, RTL8367B_IA_CTRL_REG,
  581. RTL8367B_IA_CTRL_CMD_MASK | RTL8367B_IA_CTRL_RW_READ);
  582. timeout = 5;
  583. do {
  584. REG_RD(smi, RTL8367B_IA_STATUS_REG, &data);
  585. if ((data & RTL8367B_IA_STATUS_PHY_BUSY) == 0)
  586. break;
  587. if (timeout--) {
  588. dev_err(smi->parent, "phy read timed out\n");
  589. return -ETIMEDOUT;
  590. }
  591. udelay(1);
  592. } while (1);
  593. /* read data */
  594. REG_RD(smi, RTL8367B_IA_READ_DATA_REG, val);
  595. dev_dbg(smi->parent, "phy_read: addr:%02x, reg:%02x, val:%04x\n",
  596. phy_addr, phy_reg, *val);
  597. return 0;
  598. }
  599. static int rtl8367b_write_phy_reg(struct rtl8366_smi *smi,
  600. u32 phy_addr, u32 phy_reg, u32 val)
  601. {
  602. int timeout;
  603. u32 data;
  604. int err;
  605. dev_dbg(smi->parent, "phy_write: addr:%02x, reg:%02x, val:%04x\n",
  606. phy_addr, phy_reg, val);
  607. if (phy_addr > RTL8367B_PHY_ADDR_MAX)
  608. return -EINVAL;
  609. if (phy_reg > RTL8367B_PHY_REG_MAX)
  610. return -EINVAL;
  611. REG_RD(smi, RTL8367B_IA_STATUS_REG, &data);
  612. if (data & RTL8367B_IA_STATUS_PHY_BUSY)
  613. return -ETIMEDOUT;
  614. /* preapre data */
  615. REG_WR(smi, RTL8367B_IA_WRITE_DATA_REG, val);
  616. /* prepare address */
  617. REG_WR(smi, RTL8367B_IA_ADDRESS_REG,
  618. RTL8367B_INTERNAL_PHY_REG(phy_addr, phy_reg));
  619. /* send write command */
  620. REG_WR(smi, RTL8367B_IA_CTRL_REG,
  621. RTL8367B_IA_CTRL_CMD_MASK | RTL8367B_IA_CTRL_RW_WRITE);
  622. timeout = 5;
  623. do {
  624. REG_RD(smi, RTL8367B_IA_STATUS_REG, &data);
  625. if ((data & RTL8367B_IA_STATUS_PHY_BUSY) == 0)
  626. break;
  627. if (timeout--) {
  628. dev_err(smi->parent, "phy write timed out\n");
  629. return -ETIMEDOUT;
  630. }
  631. udelay(1);
  632. } while (1);
  633. return 0;
  634. }
  635. static int rtl8367b_init_regs(struct rtl8366_smi *smi)
  636. {
  637. const struct rtl8367b_initval *initvals;
  638. u32 chip_ver;
  639. u32 rlvid;
  640. int count;
  641. int err;
  642. REG_WR(smi, RTL8367B_RTL_MAGIC_ID_REG, RTL8367B_RTL_MAGIC_ID_VAL);
  643. REG_RD(smi, RTL8367B_CHIP_VER_REG, &chip_ver);
  644. rlvid = (chip_ver >> RTL8367B_CHIP_VER_RLVID_SHIFT) &
  645. RTL8367B_CHIP_VER_RLVID_MASK;
  646. switch (rlvid) {
  647. case 0:
  648. initvals = rtl8367r_vb_initvals_0;
  649. count = ARRAY_SIZE(rtl8367r_vb_initvals_0);
  650. break;
  651. case 1:
  652. initvals = rtl8367r_vb_initvals_1;
  653. count = ARRAY_SIZE(rtl8367r_vb_initvals_1);
  654. break;
  655. default:
  656. dev_err(smi->parent, "unknow rlvid %u\n", rlvid);
  657. return -ENODEV;
  658. }
  659. /* TODO: disable RLTP */
  660. return rtl8367b_write_initvals(smi, initvals, count);
  661. }
  662. static int rtl8367b_reset_chip(struct rtl8366_smi *smi)
  663. {
  664. int timeout = 10;
  665. int err;
  666. u32 data;
  667. REG_WR(smi, RTL8367B_CHIP_RESET_REG, RTL8367B_CHIP_RESET_HW);
  668. msleep(RTL8367B_RESET_DELAY);
  669. do {
  670. REG_RD(smi, RTL8367B_CHIP_RESET_REG, &data);
  671. if (!(data & RTL8367B_CHIP_RESET_HW))
  672. break;
  673. msleep(1);
  674. } while (--timeout);
  675. if (!timeout) {
  676. dev_err(smi->parent, "chip reset timed out\n");
  677. return -ETIMEDOUT;
  678. }
  679. return 0;
  680. }
  681. static int rtl8367b_extif_set_mode(struct rtl8366_smi *smi, int id,
  682. enum rtl8367_extif_mode mode)
  683. {
  684. int err;
  685. /* set port mode */
  686. switch (mode) {
  687. case RTL8367_EXTIF_MODE_RGMII:
  688. REG_RMW(smi, RTL8367B_CHIP_DEBUG0_REG,
  689. RTL8367B_DEBUG0_SEL33(id),
  690. RTL8367B_DEBUG0_SEL33(id));
  691. if (id <= 1) {
  692. REG_RMW(smi, RTL8367B_CHIP_DEBUG0_REG,
  693. RTL8367B_DEBUG0_DRI(id) |
  694. RTL8367B_DEBUG0_DRI_RG(id) |
  695. RTL8367B_DEBUG0_SLR(id),
  696. RTL8367B_DEBUG0_DRI_RG(id) |
  697. RTL8367B_DEBUG0_SLR(id));
  698. REG_RMW(smi, RTL8367B_CHIP_DEBUG1_REG,
  699. RTL8367B_DEBUG1_DN_MASK(id) |
  700. RTL8367B_DEBUG1_DP_MASK(id),
  701. (7 << RTL8367B_DEBUG1_DN_SHIFT(id)) |
  702. (7 << RTL8367B_DEBUG1_DP_SHIFT(id)));
  703. } else {
  704. REG_RMW(smi, RTL8367B_CHIP_DEBUG2_REG,
  705. RTL8367B_DEBUG2_DRI_EXT2 |
  706. RTL8367B_DEBUG2_DRI_EXT2_RG |
  707. RTL8367B_DEBUG2_SLR_EXT2 |
  708. RTL8367B_DEBUG2_RG2_DN_MASK |
  709. RTL8367B_DEBUG2_RG2_DP_MASK,
  710. RTL8367B_DEBUG2_DRI_EXT2_RG |
  711. RTL8367B_DEBUG2_SLR_EXT2 |
  712. (7 << RTL8367B_DEBUG2_RG2_DN_SHIFT) |
  713. (7 << RTL8367B_DEBUG2_RG2_DP_SHIFT));
  714. }
  715. break;
  716. case RTL8367_EXTIF_MODE_TMII_MAC:
  717. case RTL8367_EXTIF_MODE_TMII_PHY:
  718. REG_RMW(smi, RTL8367B_BYPASS_LINE_RATE_REG, BIT(id), BIT(id));
  719. break;
  720. case RTL8367_EXTIF_MODE_GMII:
  721. REG_RMW(smi, RTL8367B_CHIP_DEBUG0_REG,
  722. RTL8367B_DEBUG0_SEL33(id),
  723. RTL8367B_DEBUG0_SEL33(id));
  724. REG_RMW(smi, RTL8367B_EXT_RGMXF_REG(id), BIT(6), BIT(6));
  725. break;
  726. case RTL8367_EXTIF_MODE_MII_MAC:
  727. case RTL8367_EXTIF_MODE_MII_PHY:
  728. case RTL8367_EXTIF_MODE_DISABLED:
  729. REG_RMW(smi, RTL8367B_BYPASS_LINE_RATE_REG, BIT(id), 0);
  730. REG_RMW(smi, RTL8367B_EXT_RGMXF_REG(id), BIT(6), 0);
  731. break;
  732. default:
  733. dev_err(smi->parent,
  734. "invalid mode for external interface %d\n", id);
  735. return -EINVAL;
  736. }
  737. if (id <= 1)
  738. REG_RMW(smi, RTL8367B_DIS_REG,
  739. RTL8367B_DIS_RGMII_MASK << RTL8367B_DIS_RGMII_SHIFT(id),
  740. mode << RTL8367B_DIS_RGMII_SHIFT(id));
  741. else
  742. REG_RMW(smi, RTL8367B_DIS2_REG,
  743. RTL8367B_DIS2_RGMII_MASK << RTL8367B_DIS2_RGMII_SHIFT,
  744. mode << RTL8367B_DIS2_RGMII_SHIFT);
  745. return 0;
  746. }
  747. static int rtl8367b_extif_set_force(struct rtl8366_smi *smi, int id,
  748. struct rtl8367_port_ability *pa)
  749. {
  750. u32 mask;
  751. u32 val;
  752. int err;
  753. mask = (RTL8367B_DI_FORCE_MODE |
  754. RTL8367B_DI_FORCE_NWAY |
  755. RTL8367B_DI_FORCE_TXPAUSE |
  756. RTL8367B_DI_FORCE_RXPAUSE |
  757. RTL8367B_DI_FORCE_LINK |
  758. RTL8367B_DI_FORCE_DUPLEX |
  759. RTL8367B_DI_FORCE_SPEED_MASK);
  760. val = pa->speed;
  761. val |= pa->force_mode ? RTL8367B_DI_FORCE_MODE : 0;
  762. val |= pa->nway ? RTL8367B_DI_FORCE_NWAY : 0;
  763. val |= pa->txpause ? RTL8367B_DI_FORCE_TXPAUSE : 0;
  764. val |= pa->rxpause ? RTL8367B_DI_FORCE_RXPAUSE : 0;
  765. val |= pa->link ? RTL8367B_DI_FORCE_LINK : 0;
  766. val |= pa->duplex ? RTL8367B_DI_FORCE_DUPLEX : 0;
  767. REG_RMW(smi, RTL8367B_DI_FORCE_REG(id), mask, val);
  768. return 0;
  769. }
  770. static int rtl8367b_extif_set_rgmii_delay(struct rtl8366_smi *smi, int id,
  771. unsigned txdelay, unsigned rxdelay)
  772. {
  773. u32 mask;
  774. u32 val;
  775. int err;
  776. mask = (RTL8367B_EXT_RGMXF_RXDELAY_MASK |
  777. (RTL8367B_EXT_RGMXF_TXDELAY_MASK <<
  778. RTL8367B_EXT_RGMXF_TXDELAY_SHIFT));
  779. val = rxdelay;
  780. val |= txdelay << RTL8367B_EXT_RGMXF_TXDELAY_SHIFT;
  781. REG_RMW(smi, RTL8367B_EXT_RGMXF_REG(id), mask, val);
  782. return 0;
  783. }
  784. static int rtl8367b_extif_init(struct rtl8366_smi *smi, int id,
  785. struct rtl8367_extif_config *cfg)
  786. {
  787. enum rtl8367_extif_mode mode;
  788. int err;
  789. mode = (cfg) ? cfg->mode : RTL8367_EXTIF_MODE_DISABLED;
  790. err = rtl8367b_extif_set_mode(smi, id, mode);
  791. if (err)
  792. return err;
  793. if (mode != RTL8367_EXTIF_MODE_DISABLED) {
  794. err = rtl8367b_extif_set_force(smi, id, &cfg->ability);
  795. if (err)
  796. return err;
  797. err = rtl8367b_extif_set_rgmii_delay(smi, id, cfg->txdelay,
  798. cfg->rxdelay);
  799. if (err)
  800. return err;
  801. }
  802. return 0;
  803. }
  804. #ifdef CONFIG_OF
  805. static int rtl8367b_extif_init_of(struct rtl8366_smi *smi, int id,
  806. const char *name)
  807. {
  808. struct rtl8367_extif_config *cfg;
  809. const __be32 *prop;
  810. int size;
  811. int err;
  812. prop = of_get_property(smi->parent->of_node, name, &size);
  813. if (!prop)
  814. return rtl8367b_extif_init(smi, id, NULL);
  815. if (size != (9 * sizeof(*prop))) {
  816. dev_err(smi->parent, "%s property is invalid\n", name);
  817. return -EINVAL;
  818. }
  819. cfg = kzalloc(sizeof(struct rtl8367_extif_config), GFP_KERNEL);
  820. if (!cfg)
  821. return -ENOMEM;
  822. cfg->txdelay = be32_to_cpup(prop++);
  823. cfg->rxdelay = be32_to_cpup(prop++);
  824. cfg->mode = be32_to_cpup(prop++);
  825. cfg->ability.force_mode = be32_to_cpup(prop++);
  826. cfg->ability.txpause = be32_to_cpup(prop++);
  827. cfg->ability.rxpause = be32_to_cpup(prop++);
  828. cfg->ability.link = be32_to_cpup(prop++);
  829. cfg->ability.duplex = be32_to_cpup(prop++);
  830. cfg->ability.speed = be32_to_cpup(prop++);
  831. err = rtl8367b_extif_init(smi, id, cfg);
  832. kfree(cfg);
  833. return err;
  834. }
  835. #else
  836. static int rtl8367b_extif_init_of(struct rtl8366_smi *smi, int id,
  837. const char *name)
  838. {
  839. return -EINVAL;
  840. }
  841. #endif
  842. static int rtl8367b_setup(struct rtl8366_smi *smi)
  843. {
  844. struct rtl8367_platform_data *pdata;
  845. int err;
  846. int i;
  847. pdata = smi->parent->platform_data;
  848. err = rtl8367b_init_regs(smi);
  849. if (err)
  850. return err;
  851. /* initialize external interfaces */
  852. if (smi->parent->of_node) {
  853. err = rtl8367b_extif_init_of(smi, 0, "realtek,extif0");
  854. if (err)
  855. return err;
  856. err = rtl8367b_extif_init_of(smi, 1, "realtek,extif1");
  857. if (err)
  858. return err;
  859. err = rtl8367b_extif_init_of(smi, 2, "realtek,extif2");
  860. if (err)
  861. return err;
  862. } else {
  863. err = rtl8367b_extif_init(smi, 0, pdata->extif0_cfg);
  864. if (err)
  865. return err;
  866. err = rtl8367b_extif_init(smi, 1, pdata->extif1_cfg);
  867. if (err)
  868. return err;
  869. }
  870. /* set maximum packet length to 1536 bytes */
  871. REG_RMW(smi, RTL8367B_SWC0_REG, RTL8367B_SWC0_MAX_LENGTH_MASK,
  872. RTL8367B_SWC0_MAX_LENGTH_1536);
  873. /*
  874. * discard VLAN tagged packets if the port is not a member of
  875. * the VLAN with which the packets is associated.
  876. */
  877. REG_WR(smi, RTL8367B_VLAN_INGRESS_REG, RTL8367B_PORTS_ALL);
  878. /*
  879. * Setup egress tag mode for each port.
  880. */
  881. for (i = 0; i < RTL8367B_NUM_PORTS; i++)
  882. REG_RMW(smi,
  883. RTL8367B_PORT_MISC_CFG_REG(i),
  884. RTL8367B_PORT_MISC_CFG_EGRESS_MODE_MASK <<
  885. RTL8367B_PORT_MISC_CFG_EGRESS_MODE_SHIFT,
  886. RTL8367B_PORT_MISC_CFG_EGRESS_MODE_ORIGINAL <<
  887. RTL8367B_PORT_MISC_CFG_EGRESS_MODE_SHIFT);
  888. return 0;
  889. }
  890. static int rtl8367b_get_mib_counter(struct rtl8366_smi *smi, int counter,
  891. int port, unsigned long long *val)
  892. {
  893. struct rtl8366_mib_counter *mib;
  894. int offset;
  895. int i;
  896. int err;
  897. u32 addr, data;
  898. u64 mibvalue;
  899. if (port > RTL8367B_NUM_PORTS ||
  900. counter >= RTL8367B_NUM_MIB_COUNTERS)
  901. return -EINVAL;
  902. mib = &rtl8367b_mib_counters[counter];
  903. addr = RTL8367B_MIB_COUNTER_PORT_OFFSET * port + mib->offset;
  904. /*
  905. * Writing access counter address first
  906. * then ASIC will prepare 64bits counter wait for being retrived
  907. */
  908. REG_WR(smi, RTL8367B_MIB_ADDRESS_REG, addr >> 2);
  909. /* read MIB control register */
  910. REG_RD(smi, RTL8367B_MIB_CTRL0_REG(0), &data);
  911. if (data & RTL8367B_MIB_CTRL0_BUSY_MASK)
  912. return -EBUSY;
  913. if (data & RTL8367B_MIB_CTRL0_RESET_MASK)
  914. return -EIO;
  915. if (mib->length == 4)
  916. offset = 3;
  917. else
  918. offset = (mib->offset + 1) % 4;
  919. mibvalue = 0;
  920. for (i = 0; i < mib->length; i++) {
  921. REG_RD(smi, RTL8367B_MIB_COUNTER_REG(offset - i), &data);
  922. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  923. }
  924. *val = mibvalue;
  925. return 0;
  926. }
  927. static int rtl8367b_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  928. struct rtl8366_vlan_4k *vlan4k)
  929. {
  930. u32 data[RTL8367B_TA_VLAN_NUM_WORDS];
  931. int err;
  932. int i;
  933. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  934. if (vid >= RTL8367B_NUM_VIDS)
  935. return -EINVAL;
  936. /* write VID */
  937. REG_WR(smi, RTL8367B_TA_ADDR_REG, vid);
  938. /* write table access control word */
  939. REG_WR(smi, RTL8367B_TA_CTRL_REG, RTL8367B_TA_CTRL_CVLAN_READ);
  940. for (i = 0; i < ARRAY_SIZE(data); i++)
  941. REG_RD(smi, RTL8367B_TA_RDDATA_REG(i), &data[i]);
  942. vlan4k->vid = vid;
  943. vlan4k->member = (data[0] >> RTL8367B_TA_VLAN0_MEMBER_SHIFT) &
  944. RTL8367B_TA_VLAN0_MEMBER_MASK;
  945. vlan4k->untag = (data[0] >> RTL8367B_TA_VLAN0_UNTAG_SHIFT) &
  946. RTL8367B_TA_VLAN0_UNTAG_MASK;
  947. vlan4k->fid = (data[1] >> RTL8367B_TA_VLAN1_FID_SHIFT) &
  948. RTL8367B_TA_VLAN1_FID_MASK;
  949. return 0;
  950. }
  951. static int rtl8367b_set_vlan_4k(struct rtl8366_smi *smi,
  952. const struct rtl8366_vlan_4k *vlan4k)
  953. {
  954. u32 data[RTL8367B_TA_VLAN_NUM_WORDS];
  955. int err;
  956. int i;
  957. if (vlan4k->vid >= RTL8367B_NUM_VIDS ||
  958. vlan4k->member > RTL8367B_TA_VLAN0_MEMBER_MASK ||
  959. vlan4k->untag > RTL8367B_UNTAG_MASK ||
  960. vlan4k->fid > RTL8367B_FIDMAX)
  961. return -EINVAL;
  962. memset(data, 0, sizeof(data));
  963. data[0] = (vlan4k->member & RTL8367B_TA_VLAN0_MEMBER_MASK) <<
  964. RTL8367B_TA_VLAN0_MEMBER_SHIFT;
  965. data[0] |= (vlan4k->untag & RTL8367B_TA_VLAN0_UNTAG_MASK) <<
  966. RTL8367B_TA_VLAN0_UNTAG_SHIFT;
  967. data[1] = (vlan4k->fid & RTL8367B_TA_VLAN1_FID_MASK) <<
  968. RTL8367B_TA_VLAN1_FID_SHIFT;
  969. for (i = 0; i < ARRAY_SIZE(data); i++)
  970. REG_WR(smi, RTL8367B_TA_WRDATA_REG(i), data[i]);
  971. /* write VID */
  972. REG_WR(smi, RTL8367B_TA_ADDR_REG,
  973. vlan4k->vid & RTL8367B_TA_VLAN_VID_MASK);
  974. /* write table access control word */
  975. REG_WR(smi, RTL8367B_TA_CTRL_REG, RTL8367B_TA_CTRL_CVLAN_WRITE);
  976. return 0;
  977. }
  978. static int rtl8367b_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  979. struct rtl8366_vlan_mc *vlanmc)
  980. {
  981. u32 data[RTL8367B_VLAN_MC_NUM_WORDS];
  982. int err;
  983. int i;
  984. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  985. if (index >= RTL8367B_NUM_VLANS)
  986. return -EINVAL;
  987. for (i = 0; i < ARRAY_SIZE(data); i++)
  988. REG_RD(smi, RTL8367B_VLAN_MC_BASE(index) + i, &data[i]);
  989. vlanmc->member = (data[0] >> RTL8367B_VLAN_MC0_MEMBER_SHIFT) &
  990. RTL8367B_VLAN_MC0_MEMBER_MASK;
  991. vlanmc->fid = (data[1] >> RTL8367B_VLAN_MC1_FID_SHIFT) &
  992. RTL8367B_VLAN_MC1_FID_MASK;
  993. vlanmc->vid = (data[3] >> RTL8367B_VLAN_MC3_EVID_SHIFT) &
  994. RTL8367B_VLAN_MC3_EVID_MASK;
  995. return 0;
  996. }
  997. static int rtl8367b_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  998. const struct rtl8366_vlan_mc *vlanmc)
  999. {
  1000. u32 data[RTL8367B_VLAN_MC_NUM_WORDS];
  1001. int err;
  1002. int i;
  1003. if (index >= RTL8367B_NUM_VLANS ||
  1004. vlanmc->vid >= RTL8367B_NUM_VIDS ||
  1005. vlanmc->priority > RTL8367B_PRIORITYMAX ||
  1006. vlanmc->member > RTL8367B_VLAN_MC0_MEMBER_MASK ||
  1007. vlanmc->untag > RTL8367B_UNTAG_MASK ||
  1008. vlanmc->fid > RTL8367B_FIDMAX)
  1009. return -EINVAL;
  1010. data[0] = (vlanmc->member & RTL8367B_VLAN_MC0_MEMBER_MASK) <<
  1011. RTL8367B_VLAN_MC0_MEMBER_SHIFT;
  1012. data[1] = (vlanmc->fid & RTL8367B_VLAN_MC1_FID_MASK) <<
  1013. RTL8367B_VLAN_MC1_FID_SHIFT;
  1014. data[2] = 0;
  1015. data[3] = (vlanmc->vid & RTL8367B_VLAN_MC3_EVID_MASK) <<
  1016. RTL8367B_VLAN_MC3_EVID_SHIFT;
  1017. for (i = 0; i < ARRAY_SIZE(data); i++)
  1018. REG_WR(smi, RTL8367B_VLAN_MC_BASE(index) + i, data[i]);
  1019. return 0;
  1020. }
  1021. static int rtl8367b_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  1022. {
  1023. u32 data;
  1024. int err;
  1025. if (port >= RTL8367B_NUM_PORTS)
  1026. return -EINVAL;
  1027. REG_RD(smi, RTL8367B_VLAN_PVID_CTRL_REG(port), &data);
  1028. *val = (data >> RTL8367B_VLAN_PVID_CTRL_SHIFT(port)) &
  1029. RTL8367B_VLAN_PVID_CTRL_MASK;
  1030. return 0;
  1031. }
  1032. static int rtl8367b_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  1033. {
  1034. if (port >= RTL8367B_NUM_PORTS || index >= RTL8367B_NUM_VLANS)
  1035. return -EINVAL;
  1036. return rtl8366_smi_rmwr(smi, RTL8367B_VLAN_PVID_CTRL_REG(port),
  1037. RTL8367B_VLAN_PVID_CTRL_MASK <<
  1038. RTL8367B_VLAN_PVID_CTRL_SHIFT(port),
  1039. (index & RTL8367B_VLAN_PVID_CTRL_MASK) <<
  1040. RTL8367B_VLAN_PVID_CTRL_SHIFT(port));
  1041. }
  1042. static int rtl8367b_enable_vlan(struct rtl8366_smi *smi, int enable)
  1043. {
  1044. return rtl8366_smi_rmwr(smi, RTL8367B_VLAN_CTRL_REG,
  1045. RTL8367B_VLAN_CTRL_ENABLE,
  1046. (enable) ? RTL8367B_VLAN_CTRL_ENABLE : 0);
  1047. }
  1048. static int rtl8367b_enable_vlan4k(struct rtl8366_smi *smi, int enable)
  1049. {
  1050. return 0;
  1051. }
  1052. static int rtl8367b_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  1053. {
  1054. unsigned max = RTL8367B_NUM_VLANS;
  1055. if (smi->vlan4k_enabled)
  1056. max = RTL8367B_NUM_VIDS - 1;
  1057. if (vlan == 0 || vlan >= max)
  1058. return 0;
  1059. return 1;
  1060. }
  1061. static int rtl8367b_enable_port(struct rtl8366_smi *smi, int port, int enable)
  1062. {
  1063. int err;
  1064. REG_WR(smi, RTL8367B_PORT_ISOLATION_REG(port),
  1065. (enable) ? RTL8367B_PORTS_ALL : 0);
  1066. return 0;
  1067. }
  1068. static int rtl8367b_sw_reset_mibs(struct switch_dev *dev,
  1069. const struct switch_attr *attr,
  1070. struct switch_val *val)
  1071. {
  1072. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1073. return rtl8366_smi_rmwr(smi, RTL8367B_MIB_CTRL0_REG(0), 0,
  1074. RTL8367B_MIB_CTRL0_GLOBAL_RESET_MASK);
  1075. }
  1076. static int rtl8367b_sw_get_port_link(struct switch_dev *dev,
  1077. int port,
  1078. struct switch_port_link *link)
  1079. {
  1080. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1081. u32 data = 0;
  1082. u32 speed;
  1083. if (port >= RTL8367B_NUM_PORTS)
  1084. return -EINVAL;
  1085. rtl8366_smi_read_reg(smi, RTL8367B_PORT_STATUS_REG(port), &data);
  1086. link->link = !!(data & RTL8367B_PORT_STATUS_LINK);
  1087. if (!link->link)
  1088. return 0;
  1089. link->duplex = !!(data & RTL8367B_PORT_STATUS_DUPLEX);
  1090. link->rx_flow = !!(data & RTL8367B_PORT_STATUS_RXPAUSE);
  1091. link->tx_flow = !!(data & RTL8367B_PORT_STATUS_TXPAUSE);
  1092. link->aneg = !!(data & RTL8367B_PORT_STATUS_NWAY);
  1093. speed = (data & RTL8367B_PORT_STATUS_SPEED_MASK);
  1094. switch (speed) {
  1095. case 0:
  1096. link->speed = SWITCH_PORT_SPEED_10;
  1097. break;
  1098. case 1:
  1099. link->speed = SWITCH_PORT_SPEED_100;
  1100. break;
  1101. case 2:
  1102. link->speed = SWITCH_PORT_SPEED_1000;
  1103. break;
  1104. default:
  1105. link->speed = SWITCH_PORT_SPEED_UNKNOWN;
  1106. break;
  1107. }
  1108. return 0;
  1109. }
  1110. static int rtl8367b_sw_get_max_length(struct switch_dev *dev,
  1111. const struct switch_attr *attr,
  1112. struct switch_val *val)
  1113. {
  1114. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1115. u32 data;
  1116. rtl8366_smi_read_reg(smi, RTL8367B_SWC0_REG, &data);
  1117. val->value.i = (data & RTL8367B_SWC0_MAX_LENGTH_MASK) >>
  1118. RTL8367B_SWC0_MAX_LENGTH_SHIFT;
  1119. return 0;
  1120. }
  1121. static int rtl8367b_sw_set_max_length(struct switch_dev *dev,
  1122. const struct switch_attr *attr,
  1123. struct switch_val *val)
  1124. {
  1125. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1126. u32 max_len;
  1127. switch (val->value.i) {
  1128. case 0:
  1129. max_len = RTL8367B_SWC0_MAX_LENGTH_1522;
  1130. break;
  1131. case 1:
  1132. max_len = RTL8367B_SWC0_MAX_LENGTH_1536;
  1133. break;
  1134. case 2:
  1135. max_len = RTL8367B_SWC0_MAX_LENGTH_1552;
  1136. break;
  1137. case 3:
  1138. max_len = RTL8367B_SWC0_MAX_LENGTH_16000;
  1139. break;
  1140. default:
  1141. return -EINVAL;
  1142. }
  1143. return rtl8366_smi_rmwr(smi, RTL8367B_SWC0_REG,
  1144. RTL8367B_SWC0_MAX_LENGTH_MASK, max_len);
  1145. }
  1146. static int rtl8367b_sw_reset_port_mibs(struct switch_dev *dev,
  1147. const struct switch_attr *attr,
  1148. struct switch_val *val)
  1149. {
  1150. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1151. int port;
  1152. port = val->port_vlan;
  1153. if (port >= RTL8367B_NUM_PORTS)
  1154. return -EINVAL;
  1155. return rtl8366_smi_rmwr(smi, RTL8367B_MIB_CTRL0_REG(port / 8), 0,
  1156. RTL8367B_MIB_CTRL0_PORT_RESET_MASK(port % 8));
  1157. }
  1158. static int rtl8367b_sw_get_port_stats(struct switch_dev *dev, int port,
  1159. struct switch_port_stats *stats)
  1160. {
  1161. return (rtl8366_sw_get_port_stats(dev, port, stats,
  1162. RTL8367B_MIB_TXB_ID, RTL8367B_MIB_RXB_ID));
  1163. }
  1164. static struct switch_attr rtl8367b_globals[] = {
  1165. {
  1166. .type = SWITCH_TYPE_INT,
  1167. .name = "enable_vlan",
  1168. .description = "Enable VLAN mode",
  1169. .set = rtl8366_sw_set_vlan_enable,
  1170. .get = rtl8366_sw_get_vlan_enable,
  1171. .max = 1,
  1172. .ofs = 1
  1173. }, {
  1174. .type = SWITCH_TYPE_INT,
  1175. .name = "enable_vlan4k",
  1176. .description = "Enable VLAN 4K mode",
  1177. .set = rtl8366_sw_set_vlan_enable,
  1178. .get = rtl8366_sw_get_vlan_enable,
  1179. .max = 1,
  1180. .ofs = 2
  1181. }, {
  1182. .type = SWITCH_TYPE_NOVAL,
  1183. .name = "reset_mibs",
  1184. .description = "Reset all MIB counters",
  1185. .set = rtl8367b_sw_reset_mibs,
  1186. }, {
  1187. .type = SWITCH_TYPE_INT,
  1188. .name = "max_length",
  1189. .description = "Get/Set the maximum length of valid packets"
  1190. "(0:1522, 1:1536, 2:1552, 3:16000)",
  1191. .set = rtl8367b_sw_set_max_length,
  1192. .get = rtl8367b_sw_get_max_length,
  1193. .max = 3,
  1194. }
  1195. };
  1196. static struct switch_attr rtl8367b_port[] = {
  1197. {
  1198. .type = SWITCH_TYPE_NOVAL,
  1199. .name = "reset_mib",
  1200. .description = "Reset single port MIB counters",
  1201. .set = rtl8367b_sw_reset_port_mibs,
  1202. }, {
  1203. .type = SWITCH_TYPE_STRING,
  1204. .name = "mib",
  1205. .description = "Get MIB counters for port",
  1206. .max = 33,
  1207. .set = NULL,
  1208. .get = rtl8366_sw_get_port_mib,
  1209. },
  1210. };
  1211. static struct switch_attr rtl8367b_vlan[] = {
  1212. {
  1213. .type = SWITCH_TYPE_STRING,
  1214. .name = "info",
  1215. .description = "Get vlan information",
  1216. .max = 1,
  1217. .set = NULL,
  1218. .get = rtl8366_sw_get_vlan_info,
  1219. },
  1220. };
  1221. static const struct switch_dev_ops rtl8367b_sw_ops = {
  1222. .attr_global = {
  1223. .attr = rtl8367b_globals,
  1224. .n_attr = ARRAY_SIZE(rtl8367b_globals),
  1225. },
  1226. .attr_port = {
  1227. .attr = rtl8367b_port,
  1228. .n_attr = ARRAY_SIZE(rtl8367b_port),
  1229. },
  1230. .attr_vlan = {
  1231. .attr = rtl8367b_vlan,
  1232. .n_attr = ARRAY_SIZE(rtl8367b_vlan),
  1233. },
  1234. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  1235. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  1236. .get_port_pvid = rtl8366_sw_get_port_pvid,
  1237. .set_port_pvid = rtl8366_sw_set_port_pvid,
  1238. .reset_switch = rtl8366_sw_reset_switch,
  1239. .get_port_link = rtl8367b_sw_get_port_link,
  1240. .get_port_stats = rtl8367b_sw_get_port_stats,
  1241. };
  1242. static int rtl8367b_switch_init(struct rtl8366_smi *smi)
  1243. {
  1244. struct switch_dev *dev = &smi->sw_dev;
  1245. int err;
  1246. dev->name = "RTL8367B";
  1247. dev->cpu_port = smi->cpu_port;
  1248. dev->ports = RTL8367B_NUM_PORTS;
  1249. dev->vlans = RTL8367B_NUM_VIDS;
  1250. dev->ops = &rtl8367b_sw_ops;
  1251. dev->alias = dev_name(smi->parent);
  1252. err = register_switch(dev, NULL);
  1253. if (err)
  1254. dev_err(smi->parent, "switch registration failed\n");
  1255. return err;
  1256. }
  1257. static void rtl8367b_switch_cleanup(struct rtl8366_smi *smi)
  1258. {
  1259. unregister_switch(&smi->sw_dev);
  1260. }
  1261. static int rtl8367b_mii_read(struct mii_bus *bus, int addr, int reg)
  1262. {
  1263. struct rtl8366_smi *smi = bus->priv;
  1264. u32 val = 0;
  1265. int err;
  1266. err = rtl8367b_read_phy_reg(smi, addr, reg, &val);
  1267. if (err)
  1268. return 0xffff;
  1269. return val;
  1270. }
  1271. static int rtl8367b_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  1272. {
  1273. struct rtl8366_smi *smi = bus->priv;
  1274. u32 t;
  1275. int err;
  1276. err = rtl8367b_write_phy_reg(smi, addr, reg, val);
  1277. if (err)
  1278. return err;
  1279. /* flush write */
  1280. (void) rtl8367b_read_phy_reg(smi, addr, reg, &t);
  1281. return err;
  1282. }
  1283. static int rtl8367b_detect(struct rtl8366_smi *smi)
  1284. {
  1285. const char *chip_name;
  1286. u32 chip_num;
  1287. u32 chip_ver;
  1288. u32 chip_mode;
  1289. int ret;
  1290. /* TODO: improve chip detection */
  1291. rtl8366_smi_write_reg(smi, RTL8367B_RTL_MAGIC_ID_REG,
  1292. RTL8367B_RTL_MAGIC_ID_VAL);
  1293. ret = rtl8366_smi_read_reg(smi, RTL8367B_CHIP_NUMBER_REG, &chip_num);
  1294. if (ret) {
  1295. dev_err(smi->parent, "unable to read %s register\n",
  1296. "chip number");
  1297. return ret;
  1298. }
  1299. ret = rtl8366_smi_read_reg(smi, RTL8367B_CHIP_VER_REG, &chip_ver);
  1300. if (ret) {
  1301. dev_err(smi->parent, "unable to read %s register\n",
  1302. "chip version");
  1303. return ret;
  1304. }
  1305. ret = rtl8366_smi_read_reg(smi, RTL8367B_CHIP_MODE_REG, &chip_mode);
  1306. if (ret) {
  1307. dev_err(smi->parent, "unable to read %s register\n",
  1308. "chip mode");
  1309. return ret;
  1310. }
  1311. switch (chip_ver) {
  1312. case 0x1000:
  1313. chip_name = "8367RB";
  1314. break;
  1315. case 0x1010:
  1316. chip_name = "8367R-VB";
  1317. break;
  1318. default:
  1319. dev_err(smi->parent,
  1320. "unknown chip num:%04x ver:%04x, mode:%04x\n",
  1321. chip_num, chip_ver, chip_mode);
  1322. return -ENODEV;
  1323. }
  1324. dev_info(smi->parent, "RTL%s chip found\n", chip_name);
  1325. return 0;
  1326. }
  1327. static struct rtl8366_smi_ops rtl8367b_smi_ops = {
  1328. .detect = rtl8367b_detect,
  1329. .reset_chip = rtl8367b_reset_chip,
  1330. .setup = rtl8367b_setup,
  1331. .mii_read = rtl8367b_mii_read,
  1332. .mii_write = rtl8367b_mii_write,
  1333. .get_vlan_mc = rtl8367b_get_vlan_mc,
  1334. .set_vlan_mc = rtl8367b_set_vlan_mc,
  1335. .get_vlan_4k = rtl8367b_get_vlan_4k,
  1336. .set_vlan_4k = rtl8367b_set_vlan_4k,
  1337. .get_mc_index = rtl8367b_get_mc_index,
  1338. .set_mc_index = rtl8367b_set_mc_index,
  1339. .get_mib_counter = rtl8367b_get_mib_counter,
  1340. .is_vlan_valid = rtl8367b_is_vlan_valid,
  1341. .enable_vlan = rtl8367b_enable_vlan,
  1342. .enable_vlan4k = rtl8367b_enable_vlan4k,
  1343. .enable_port = rtl8367b_enable_port,
  1344. };
  1345. static int rtl8367b_probe(struct platform_device *pdev)
  1346. {
  1347. struct rtl8366_smi *smi;
  1348. int err;
  1349. smi = rtl8366_smi_probe(pdev);
  1350. if (IS_ERR(smi))
  1351. return PTR_ERR(smi);
  1352. smi->clk_delay = 1500;
  1353. smi->cmd_read = 0xb9;
  1354. smi->cmd_write = 0xb8;
  1355. smi->ops = &rtl8367b_smi_ops;
  1356. smi->num_ports = RTL8367B_NUM_PORTS;
  1357. if (of_property_read_u32(pdev->dev.of_node, "cpu_port", &smi->cpu_port)
  1358. || smi->cpu_port >= smi->num_ports)
  1359. smi->cpu_port = RTL8367B_CPU_PORT_NUM;
  1360. smi->num_vlan_mc = RTL8367B_NUM_VLANS;
  1361. smi->mib_counters = rtl8367b_mib_counters;
  1362. smi->num_mib_counters = ARRAY_SIZE(rtl8367b_mib_counters);
  1363. err = rtl8366_smi_init(smi);
  1364. if (err)
  1365. goto err_free_smi;
  1366. platform_set_drvdata(pdev, smi);
  1367. err = rtl8367b_switch_init(smi);
  1368. if (err)
  1369. goto err_clear_drvdata;
  1370. return 0;
  1371. err_clear_drvdata:
  1372. platform_set_drvdata(pdev, NULL);
  1373. rtl8366_smi_cleanup(smi);
  1374. err_free_smi:
  1375. kfree(smi);
  1376. return err;
  1377. }
  1378. static int rtl8367b_remove(struct platform_device *pdev)
  1379. {
  1380. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  1381. if (smi) {
  1382. rtl8367b_switch_cleanup(smi);
  1383. platform_set_drvdata(pdev, NULL);
  1384. rtl8366_smi_cleanup(smi);
  1385. kfree(smi);
  1386. }
  1387. return 0;
  1388. }
  1389. static void rtl8367b_shutdown(struct platform_device *pdev)
  1390. {
  1391. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  1392. if (smi)
  1393. rtl8367b_reset_chip(smi);
  1394. }
  1395. #ifdef CONFIG_OF
  1396. static const struct of_device_id rtl8367b_match[] = {
  1397. { .compatible = "realtek,rtl8367b" },
  1398. {},
  1399. };
  1400. MODULE_DEVICE_TABLE(of, rtl8367b_match);
  1401. #endif
  1402. static struct platform_driver rtl8367b_driver = {
  1403. .driver = {
  1404. .name = RTL8367B_DRIVER_NAME,
  1405. .owner = THIS_MODULE,
  1406. #ifdef CONFIG_OF
  1407. .of_match_table = of_match_ptr(rtl8367b_match),
  1408. #endif
  1409. },
  1410. .probe = rtl8367b_probe,
  1411. .remove = rtl8367b_remove,
  1412. .shutdown = rtl8367b_shutdown,
  1413. };
  1414. module_platform_driver(rtl8367b_driver);
  1415. MODULE_DESCRIPTION("Realtek RTL8367B ethernet switch driver");
  1416. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  1417. MODULE_LICENSE("GPL v2");
  1418. MODULE_ALIAS("platform:" RTL8367B_DRIVER_NAME);