735-v5.14-05-net-dsa-qca8k-handle-error-with-qca8k_read-operation.patch 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. From 028f5f8ef44fcf87a456772cbb9f0d90a0a22884 Mon Sep 17 00:00:00 2001
  2. From: Ansuel Smith <[email protected]>
  3. Date: Fri, 14 May 2021 22:59:55 +0200
  4. Subject: [PATCH] net: dsa: qca8k: handle error with qca8k_read operation
  5. qca8k_read can fail. Rework any user to handle error values and
  6. correctly return.
  7. Signed-off-by: Ansuel Smith <[email protected]>
  8. Reviewed-by: Andrew Lunn <[email protected]>
  9. Signed-off-by: David S. Miller <[email protected]>
  10. ---
  11. drivers/net/dsa/qca8k.c | 73 ++++++++++++++++++++++++++++++++---------
  12. 1 file changed, 58 insertions(+), 15 deletions(-)
  13. --- a/drivers/net/dsa/qca8k.c
  14. +++ b/drivers/net/dsa/qca8k.c
  15. @@ -231,8 +231,13 @@ static int
  16. qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
  17. {
  18. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  19. + int ret;
  20. +
  21. + ret = qca8k_read(priv, reg);
  22. + if (ret < 0)
  23. + return ret;
  24. - *val = qca8k_read(priv, reg);
  25. + *val = ret;
  26. return 0;
  27. }
  28. @@ -300,15 +305,20 @@ qca8k_busy_wait(struct qca8k_priv *priv,
  29. return ret;
  30. }
  31. -static void
  32. +static int
  33. qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
  34. {
  35. - u32 reg[4];
  36. + u32 reg[4], val;
  37. int i;
  38. /* load the ARL table into an array */
  39. - for (i = 0; i < 4; i++)
  40. - reg[i] = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
  41. + for (i = 0; i < 4; i++) {
  42. + val = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
  43. + if (val < 0)
  44. + return val;
  45. +
  46. + reg[i] = val;
  47. + }
  48. /* vid - 83:72 */
  49. fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
  50. @@ -323,6 +333,8 @@ qca8k_fdb_read(struct qca8k_priv *priv,
  51. fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
  52. fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
  53. fdb->mac[5] = reg[0] & 0xff;
  54. +
  55. + return 0;
  56. }
  57. static void
  58. @@ -374,6 +386,8 @@ qca8k_fdb_access(struct qca8k_priv *priv
  59. /* Check for table full violation when adding an entry */
  60. if (cmd == QCA8K_FDB_LOAD) {
  61. reg = qca8k_read(priv, QCA8K_REG_ATU_FUNC);
  62. + if (reg < 0)
  63. + return reg;
  64. if (reg & QCA8K_ATU_FUNC_FULL)
  65. return -1;
  66. }
  67. @@ -388,10 +402,10 @@ qca8k_fdb_next(struct qca8k_priv *priv,
  68. qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
  69. ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
  70. - if (ret >= 0)
  71. - qca8k_fdb_read(priv, fdb);
  72. + if (ret < 0)
  73. + return ret;
  74. - return ret;
  75. + return qca8k_fdb_read(priv, fdb);
  76. }
  77. static int
  78. @@ -449,6 +463,8 @@ qca8k_vlan_access(struct qca8k_priv *pri
  79. /* Check for table full violation when adding an entry */
  80. if (cmd == QCA8K_VLAN_LOAD) {
  81. reg = qca8k_read(priv, QCA8K_REG_VTU_FUNC1);
  82. + if (reg < 0)
  83. + return reg;
  84. if (reg & QCA8K_VTU_FUNC1_FULL)
  85. return -ENOMEM;
  86. }
  87. @@ -475,6 +491,8 @@ qca8k_vlan_add(struct qca8k_priv *priv,
  88. goto out;
  89. reg = qca8k_read(priv, QCA8K_REG_VTU_FUNC0);
  90. + if (reg < 0)
  91. + return reg;
  92. reg |= QCA8K_VTU_FUNC0_VALID | QCA8K_VTU_FUNC0_IVL_EN;
  93. reg &= ~(QCA8K_VTU_FUNC0_EG_MODE_MASK << QCA8K_VTU_FUNC0_EG_MODE_S(port));
  94. if (untagged)
  95. @@ -506,6 +524,8 @@ qca8k_vlan_del(struct qca8k_priv *priv,
  96. goto out;
  97. reg = qca8k_read(priv, QCA8K_REG_VTU_FUNC0);
  98. + if (reg < 0)
  99. + return reg;
  100. reg &= ~(3 << QCA8K_VTU_FUNC0_EG_MODE_S(port));
  101. reg |= QCA8K_VTU_FUNC0_EG_MODE_NOT <<
  102. QCA8K_VTU_FUNC0_EG_MODE_S(port);
  103. @@ -621,8 +641,11 @@ qca8k_mdio_read(struct qca8k_priv *priv,
  104. QCA8K_MDIO_MASTER_BUSY))
  105. return -ETIMEDOUT;
  106. - val = (qca8k_read(priv, QCA8K_MDIO_MASTER_CTRL) &
  107. - QCA8K_MDIO_MASTER_DATA_MASK);
  108. + val = qca8k_read(priv, QCA8K_MDIO_MASTER_CTRL);
  109. + if (val < 0)
  110. + return val;
  111. +
  112. + val &= QCA8K_MDIO_MASTER_DATA_MASK;
  113. return val;
  114. }
  115. @@ -978,6 +1001,8 @@ qca8k_phylink_mac_link_state(struct dsa_
  116. u32 reg;
  117. reg = qca8k_read(priv, QCA8K_REG_PORT_STATUS(port));
  118. + if (reg < 0)
  119. + return reg;
  120. state->link = !!(reg & QCA8K_PORT_STATUS_LINK_UP);
  121. state->an_complete = state->link;
  122. @@ -1078,18 +1103,26 @@ qca8k_get_ethtool_stats(struct dsa_switc
  123. {
  124. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  125. const struct qca8k_mib_desc *mib;
  126. - u32 reg, i;
  127. + u32 reg, i, val;
  128. u64 hi;
  129. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
  130. mib = &ar8327_mib[i];
  131. reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
  132. - data[i] = qca8k_read(priv, reg);
  133. + val = qca8k_read(priv, reg);
  134. + if (val < 0)
  135. + continue;
  136. +
  137. if (mib->size == 2) {
  138. hi = qca8k_read(priv, reg + 4);
  139. - data[i] |= hi << 32;
  140. + if (hi < 0)
  141. + continue;
  142. }
  143. +
  144. + data[i] = val;
  145. + if (mib->size == 2)
  146. + data[i] |= hi << 32;
  147. }
  148. }
  149. @@ -1107,18 +1140,25 @@ qca8k_set_mac_eee(struct dsa_switch *ds,
  150. {
  151. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  152. u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
  153. + int ret = 0;
  154. u32 reg;
  155. mutex_lock(&priv->reg_mutex);
  156. reg = qca8k_read(priv, QCA8K_REG_EEE_CTRL);
  157. + if (reg < 0) {
  158. + ret = reg;
  159. + goto exit;
  160. + }
  161. +
  162. if (eee->eee_enabled)
  163. reg |= lpi_en;
  164. else
  165. reg &= ~lpi_en;
  166. qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
  167. - mutex_unlock(&priv->reg_mutex);
  168. - return 0;
  169. +exit:
  170. + mutex_unlock(&priv->reg_mutex);
  171. + return ret;
  172. }
  173. static int
  174. @@ -1456,6 +1496,9 @@ qca8k_sw_probe(struct mdio_device *mdiod
  175. /* read the switches ID register */
  176. id = qca8k_read(priv, QCA8K_REG_MASK_CTRL);
  177. + if (id < 0)
  178. + return id;
  179. +
  180. id >>= QCA8K_MASK_CTRL_ID_S;
  181. id &= QCA8K_MASK_CTRL_ID_M;
  182. if (id != QCA8K_ID_QCA8337)