2
0

020-ssb_update.patch 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044
  1. --- a/arch/mips/bcm47xx/nvram.c
  2. +++ b/arch/mips/bcm47xx/nvram.c
  3. @@ -43,8 +43,8 @@ static void early_nvram_init(void)
  4. #ifdef CONFIG_BCM47XX_SSB
  5. case BCM47XX_BUS_TYPE_SSB:
  6. mcore_ssb = &bcm47xx_bus.ssb.mipscore;
  7. - base = mcore_ssb->flash_window;
  8. - lim = mcore_ssb->flash_window_size;
  9. + base = mcore_ssb->pflash.window;
  10. + lim = mcore_ssb->pflash.window_size;
  11. break;
  12. #endif
  13. #ifdef CONFIG_BCM47XX_BCMA
  14. --- a/arch/mips/bcm47xx/wgt634u.c
  15. +++ b/arch/mips/bcm47xx/wgt634u.c
  16. @@ -156,10 +156,10 @@ static int __init wgt634u_init(void)
  17. SSB_CHIPCO_IRQ_GPIO);
  18. }
  19. - wgt634u_flash_data.width = mcore->flash_buswidth;
  20. - wgt634u_flash_resource.start = mcore->flash_window;
  21. - wgt634u_flash_resource.end = mcore->flash_window
  22. - + mcore->flash_window_size
  23. + wgt634u_flash_data.width = mcore->pflash.buswidth;
  24. + wgt634u_flash_resource.start = mcore->pflash.window;
  25. + wgt634u_flash_resource.end = mcore->pflash.window
  26. + + mcore->pflash.window_size
  27. - 1;
  28. return platform_add_devices(wgt634u_devices,
  29. ARRAY_SIZE(wgt634u_devices));
  30. --- a/drivers/ssb/Kconfig
  31. +++ b/drivers/ssb/Kconfig
  32. @@ -136,6 +136,11 @@ config SSB_DRIVER_MIPS
  33. If unsure, say N
  34. +config SSB_SFLASH
  35. + bool "SSB serial flash support"
  36. + depends on SSB_DRIVER_MIPS && BROKEN
  37. + default y
  38. +
  39. # Assumption: We are on embedded, if we compile the MIPS core.
  40. config SSB_EMBEDDED
  41. bool
  42. @@ -160,4 +165,12 @@ config SSB_DRIVER_GIGE
  43. If unsure, say N
  44. +config SSB_DRIVER_GPIO
  45. + bool "SSB GPIO driver"
  46. + depends on SSB && GPIOLIB
  47. + help
  48. + Driver to provide access to the GPIO pins on the bus.
  49. +
  50. + If unsure, say N
  51. +
  52. endmenu
  53. --- a/drivers/ssb/Makefile
  54. +++ b/drivers/ssb/Makefile
  55. @@ -11,10 +11,12 @@ ssb-$(CONFIG_SSB_SDIOHOST) += sdio.o
  56. # built-in drivers
  57. ssb-y += driver_chipcommon.o
  58. ssb-y += driver_chipcommon_pmu.o
  59. +ssb-$(CONFIG_SSB_SFLASH) += driver_chipcommon_sflash.o
  60. ssb-$(CONFIG_SSB_DRIVER_MIPS) += driver_mipscore.o
  61. ssb-$(CONFIG_SSB_DRIVER_EXTIF) += driver_extif.o
  62. ssb-$(CONFIG_SSB_DRIVER_PCICORE) += driver_pcicore.o
  63. ssb-$(CONFIG_SSB_DRIVER_GIGE) += driver_gige.o
  64. +ssb-$(CONFIG_SSB_DRIVER_GPIO) += driver_gpio.o
  65. # b43 pci-ssb-bridge driver
  66. # Not strictly a part of SSB, but kept here for convenience
  67. --- a/drivers/ssb/b43_pci_bridge.c
  68. +++ b/drivers/ssb/b43_pci_bridge.c
  69. @@ -29,11 +29,15 @@ static const struct pci_device_id b43_pc
  70. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4319) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4320) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4321) },
  73. + { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4322) },
  74. + { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 43222) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4324) },
  76. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4325) },
  77. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4328) },
  78. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4329) },
  79. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x432b) },
  80. + { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x432c) },
  81. + { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4350) },
  82. { 0, },
  83. };
  84. MODULE_DEVICE_TABLE(pci, b43_pci_bridge_tbl);
  85. --- a/drivers/ssb/driver_chipcommon.c
  86. +++ b/drivers/ssb/driver_chipcommon.c
  87. @@ -4,6 +4,7 @@
  88. *
  89. * Copyright 2005, Broadcom Corporation
  90. * Copyright 2006, 2007, Michael Buesch <[email protected]>
  91. + * Copyright 2012, Hauke Mehrtens <[email protected]>
  92. *
  93. * Licensed under the GNU/GPL. See COPYING for details.
  94. */
  95. @@ -12,6 +13,7 @@
  96. #include <linux/ssb/ssb_regs.h>
  97. #include <linux/export.h>
  98. #include <linux/pci.h>
  99. +#include <linux/bcm47xx_wdt.h>
  100. #include "ssb_private.h"
  101. @@ -280,10 +282,76 @@ static void calc_fast_powerup_delay(stru
  102. cc->fast_pwrup_delay = tmp;
  103. }
  104. +static u32 ssb_chipco_alp_clock(struct ssb_chipcommon *cc)
  105. +{
  106. + if (cc->capabilities & SSB_CHIPCO_CAP_PMU)
  107. + return ssb_pmu_get_alp_clock(cc);
  108. +
  109. + return 20000000;
  110. +}
  111. +
  112. +static u32 ssb_chipco_watchdog_get_max_timer(struct ssb_chipcommon *cc)
  113. +{
  114. + u32 nb;
  115. +
  116. + if (cc->capabilities & SSB_CHIPCO_CAP_PMU) {
  117. + if (cc->dev->id.revision < 26)
  118. + nb = 16;
  119. + else
  120. + nb = (cc->dev->id.revision >= 37) ? 32 : 24;
  121. + } else {
  122. + nb = 28;
  123. + }
  124. + if (nb == 32)
  125. + return 0xffffffff;
  126. + else
  127. + return (1 << nb) - 1;
  128. +}
  129. +
  130. +u32 ssb_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt, u32 ticks)
  131. +{
  132. + struct ssb_chipcommon *cc = bcm47xx_wdt_get_drvdata(wdt);
  133. +
  134. + if (cc->dev->bus->bustype != SSB_BUSTYPE_SSB)
  135. + return 0;
  136. +
  137. + return ssb_chipco_watchdog_timer_set(cc, ticks);
  138. +}
  139. +
  140. +u32 ssb_chipco_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms)
  141. +{
  142. + struct ssb_chipcommon *cc = bcm47xx_wdt_get_drvdata(wdt);
  143. + u32 ticks;
  144. +
  145. + if (cc->dev->bus->bustype != SSB_BUSTYPE_SSB)
  146. + return 0;
  147. +
  148. + ticks = ssb_chipco_watchdog_timer_set(cc, cc->ticks_per_ms * ms);
  149. + return ticks / cc->ticks_per_ms;
  150. +}
  151. +
  152. +static int ssb_chipco_watchdog_ticks_per_ms(struct ssb_chipcommon *cc)
  153. +{
  154. + struct ssb_bus *bus = cc->dev->bus;
  155. +
  156. + if (cc->capabilities & SSB_CHIPCO_CAP_PMU) {
  157. + /* based on 32KHz ILP clock */
  158. + return 32;
  159. + } else {
  160. + if (cc->dev->id.revision < 18)
  161. + return ssb_clockspeed(bus) / 1000;
  162. + else
  163. + return ssb_chipco_alp_clock(cc) / 1000;
  164. + }
  165. +}
  166. +
  167. void ssb_chipcommon_init(struct ssb_chipcommon *cc)
  168. {
  169. if (!cc->dev)
  170. return; /* We don't have a ChipCommon */
  171. +
  172. + spin_lock_init(&cc->gpio_lock);
  173. +
  174. if (cc->dev->id.revision >= 11)
  175. cc->status = chipco_read32(cc, SSB_CHIPCO_CHIPSTAT);
  176. ssb_dprintk(KERN_INFO PFX "chipcommon status is 0x%x\n", cc->status);
  177. @@ -297,6 +365,11 @@ void ssb_chipcommon_init(struct ssb_chip
  178. chipco_powercontrol_init(cc);
  179. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_FAST);
  180. calc_fast_powerup_delay(cc);
  181. +
  182. + if (cc->dev->bus->bustype == SSB_BUSTYPE_SSB) {
  183. + cc->ticks_per_ms = ssb_chipco_watchdog_ticks_per_ms(cc);
  184. + cc->max_timer_ms = ssb_chipco_watchdog_get_max_timer(cc) / cc->ticks_per_ms;
  185. + }
  186. }
  187. void ssb_chipco_suspend(struct ssb_chipcommon *cc)
  188. @@ -395,10 +468,27 @@ void ssb_chipco_timing_init(struct ssb_c
  189. }
  190. /* Set chip watchdog reset timer to fire in 'ticks' backplane cycles */
  191. -void ssb_chipco_watchdog_timer_set(struct ssb_chipcommon *cc, u32 ticks)
  192. +u32 ssb_chipco_watchdog_timer_set(struct ssb_chipcommon *cc, u32 ticks)
  193. {
  194. - /* instant NMI */
  195. - chipco_write32(cc, SSB_CHIPCO_WATCHDOG, ticks);
  196. + u32 maxt;
  197. + enum ssb_clkmode clkmode;
  198. +
  199. + maxt = ssb_chipco_watchdog_get_max_timer(cc);
  200. + if (cc->capabilities & SSB_CHIPCO_CAP_PMU) {
  201. + if (ticks == 1)
  202. + ticks = 2;
  203. + else if (ticks > maxt)
  204. + ticks = maxt;
  205. + chipco_write32(cc, SSB_CHIPCO_PMU_WATCHDOG, ticks);
  206. + } else {
  207. + clkmode = ticks ? SSB_CLKMODE_FAST : SSB_CLKMODE_DYNAMIC;
  208. + ssb_chipco_set_clockmode(cc, clkmode);
  209. + if (ticks > maxt)
  210. + ticks = maxt;
  211. + /* instant NMI */
  212. + chipco_write32(cc, SSB_CHIPCO_WATCHDOG, ticks);
  213. + }
  214. + return ticks;
  215. }
  216. void ssb_chipco_irq_mask(struct ssb_chipcommon *cc, u32 mask, u32 value)
  217. @@ -418,28 +508,93 @@ u32 ssb_chipco_gpio_in(struct ssb_chipco
  218. u32 ssb_chipco_gpio_out(struct ssb_chipcommon *cc, u32 mask, u32 value)
  219. {
  220. - return chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUT, mask, value);
  221. + unsigned long flags;
  222. + u32 res = 0;
  223. +
  224. + spin_lock_irqsave(&cc->gpio_lock, flags);
  225. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUT, mask, value);
  226. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  227. +
  228. + return res;
  229. }
  230. u32 ssb_chipco_gpio_outen(struct ssb_chipcommon *cc, u32 mask, u32 value)
  231. {
  232. - return chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUTEN, mask, value);
  233. + unsigned long flags;
  234. + u32 res = 0;
  235. +
  236. + spin_lock_irqsave(&cc->gpio_lock, flags);
  237. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUTEN, mask, value);
  238. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  239. +
  240. + return res;
  241. }
  242. u32 ssb_chipco_gpio_control(struct ssb_chipcommon *cc, u32 mask, u32 value)
  243. {
  244. - return chipco_write32_masked(cc, SSB_CHIPCO_GPIOCTL, mask, value);
  245. + unsigned long flags;
  246. + u32 res = 0;
  247. +
  248. + spin_lock_irqsave(&cc->gpio_lock, flags);
  249. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOCTL, mask, value);
  250. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  251. +
  252. + return res;
  253. }
  254. EXPORT_SYMBOL(ssb_chipco_gpio_control);
  255. u32 ssb_chipco_gpio_intmask(struct ssb_chipcommon *cc, u32 mask, u32 value)
  256. {
  257. - return chipco_write32_masked(cc, SSB_CHIPCO_GPIOIRQ, mask, value);
  258. + unsigned long flags;
  259. + u32 res = 0;
  260. +
  261. + spin_lock_irqsave(&cc->gpio_lock, flags);
  262. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOIRQ, mask, value);
  263. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  264. +
  265. + return res;
  266. }
  267. u32 ssb_chipco_gpio_polarity(struct ssb_chipcommon *cc, u32 mask, u32 value)
  268. {
  269. - return chipco_write32_masked(cc, SSB_CHIPCO_GPIOPOL, mask, value);
  270. + unsigned long flags;
  271. + u32 res = 0;
  272. +
  273. + spin_lock_irqsave(&cc->gpio_lock, flags);
  274. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOPOL, mask, value);
  275. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  276. +
  277. + return res;
  278. +}
  279. +
  280. +u32 ssb_chipco_gpio_pullup(struct ssb_chipcommon *cc, u32 mask, u32 value)
  281. +{
  282. + unsigned long flags;
  283. + u32 res = 0;
  284. +
  285. + if (cc->dev->id.revision < 20)
  286. + return 0xffffffff;
  287. +
  288. + spin_lock_irqsave(&cc->gpio_lock, flags);
  289. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOPULLUP, mask, value);
  290. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  291. +
  292. + return res;
  293. +}
  294. +
  295. +u32 ssb_chipco_gpio_pulldown(struct ssb_chipcommon *cc, u32 mask, u32 value)
  296. +{
  297. + unsigned long flags;
  298. + u32 res = 0;
  299. +
  300. + if (cc->dev->id.revision < 20)
  301. + return 0xffffffff;
  302. +
  303. + spin_lock_irqsave(&cc->gpio_lock, flags);
  304. + res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOPULLDOWN, mask, value);
  305. + spin_unlock_irqrestore(&cc->gpio_lock, flags);
  306. +
  307. + return res;
  308. }
  309. #ifdef CONFIG_SSB_SERIAL
  310. @@ -473,12 +628,7 @@ int ssb_chipco_serial_init(struct ssb_ch
  311. chipco_read32(cc, SSB_CHIPCO_CORECTL)
  312. | SSB_CHIPCO_CORECTL_UARTCLK0);
  313. } else if ((ccrev >= 11) && (ccrev != 15)) {
  314. - /* Fixed ALP clock */
  315. - baud_base = 20000000;
  316. - if (cc->capabilities & SSB_CHIPCO_CAP_PMU) {
  317. - /* FIXME: baud_base is different for devices with a PMU */
  318. - SSB_WARN_ON(1);
  319. - }
  320. + baud_base = ssb_chipco_alp_clock(cc);
  321. div = 1;
  322. if (ccrev >= 21) {
  323. /* Turn off UART clock before switching clocksource. */
  324. --- a/drivers/ssb/driver_chipcommon_pmu.c
  325. +++ b/drivers/ssb/driver_chipcommon_pmu.c
  326. @@ -13,6 +13,9 @@
  327. #include <linux/ssb/ssb_driver_chipcommon.h>
  328. #include <linux/delay.h>
  329. #include <linux/export.h>
  330. +#ifdef CONFIG_BCM47XX
  331. +#include <asm/mach-bcm47xx/nvram.h>
  332. +#endif
  333. #include "ssb_private.h"
  334. @@ -92,10 +95,6 @@ static void ssb_pmu0_pllinit_r0(struct s
  335. u32 pmuctl, tmp, pllctl;
  336. unsigned int i;
  337. - if ((bus->chip_id == 0x5354) && !crystalfreq) {
  338. - /* The 5354 crystal freq is 25MHz */
  339. - crystalfreq = 25000;
  340. - }
  341. if (crystalfreq)
  342. e = pmu0_plltab_find_entry(crystalfreq);
  343. if (!e)
  344. @@ -321,7 +320,11 @@ static void ssb_pmu_pll_init(struct ssb_
  345. u32 crystalfreq = 0; /* in kHz. 0 = keep default freq. */
  346. if (bus->bustype == SSB_BUSTYPE_SSB) {
  347. - /* TODO: The user may override the crystal frequency. */
  348. +#ifdef CONFIG_BCM47XX
  349. + char buf[20];
  350. + if (nvram_getenv("xtalfreq", buf, sizeof(buf)) >= 0)
  351. + crystalfreq = simple_strtoul(buf, NULL, 0);
  352. +#endif
  353. }
  354. switch (bus->chip_id) {
  355. @@ -330,7 +333,11 @@ static void ssb_pmu_pll_init(struct ssb_
  356. ssb_pmu1_pllinit_r0(cc, crystalfreq);
  357. break;
  358. case 0x4328:
  359. + ssb_pmu0_pllinit_r0(cc, crystalfreq);
  360. + break;
  361. case 0x5354:
  362. + if (crystalfreq == 0)
  363. + crystalfreq = 25000;
  364. ssb_pmu0_pllinit_r0(cc, crystalfreq);
  365. break;
  366. case 0x4322:
  367. @@ -339,6 +346,8 @@ static void ssb_pmu_pll_init(struct ssb_
  368. chipco_write32(cc, SSB_CHIPCO_PLLCTL_DATA, 0x380005C0);
  369. }
  370. break;
  371. + case 43222:
  372. + break;
  373. default:
  374. ssb_printk(KERN_ERR PFX
  375. "ERROR: PLL init unknown for device %04X\n",
  376. @@ -427,6 +436,7 @@ static void ssb_pmu_resources_init(struc
  377. min_msk = 0xCBB;
  378. break;
  379. case 0x4322:
  380. + case 43222:
  381. /* We keep the default settings:
  382. * min_msk = 0xCBB
  383. * max_msk = 0x7FFFF
  384. @@ -607,3 +617,90 @@ void ssb_pmu_set_ldo_paref(struct ssb_ch
  385. EXPORT_SYMBOL(ssb_pmu_set_ldo_voltage);
  386. EXPORT_SYMBOL(ssb_pmu_set_ldo_paref);
  387. +
  388. +static u32 ssb_pmu_get_alp_clock_clk0(struct ssb_chipcommon *cc)
  389. +{
  390. + u32 crystalfreq;
  391. + const struct pmu0_plltab_entry *e = NULL;
  392. +
  393. + crystalfreq = chipco_read32(cc, SSB_CHIPCO_PMU_CTL) &
  394. + SSB_CHIPCO_PMU_CTL_XTALFREQ >> SSB_CHIPCO_PMU_CTL_XTALFREQ_SHIFT;
  395. + e = pmu0_plltab_find_entry(crystalfreq);
  396. + BUG_ON(!e);
  397. + return e->freq * 1000;
  398. +}
  399. +
  400. +u32 ssb_pmu_get_alp_clock(struct ssb_chipcommon *cc)
  401. +{
  402. + struct ssb_bus *bus = cc->dev->bus;
  403. +
  404. + switch (bus->chip_id) {
  405. + case 0x5354:
  406. + ssb_pmu_get_alp_clock_clk0(cc);
  407. + default:
  408. + ssb_printk(KERN_ERR PFX
  409. + "ERROR: PMU alp clock unknown for device %04X\n",
  410. + bus->chip_id);
  411. + return 0;
  412. + }
  413. +}
  414. +
  415. +u32 ssb_pmu_get_cpu_clock(struct ssb_chipcommon *cc)
  416. +{
  417. + struct ssb_bus *bus = cc->dev->bus;
  418. +
  419. + switch (bus->chip_id) {
  420. + case 0x5354:
  421. + /* 5354 chip uses a non programmable PLL of frequency 240MHz */
  422. + return 240000000;
  423. + default:
  424. + ssb_printk(KERN_ERR PFX
  425. + "ERROR: PMU cpu clock unknown for device %04X\n",
  426. + bus->chip_id);
  427. + return 0;
  428. + }
  429. +}
  430. +
  431. +u32 ssb_pmu_get_controlclock(struct ssb_chipcommon *cc)
  432. +{
  433. + struct ssb_bus *bus = cc->dev->bus;
  434. +
  435. + switch (bus->chip_id) {
  436. + case 0x5354:
  437. + return 120000000;
  438. + default:
  439. + ssb_printk(KERN_ERR PFX
  440. + "ERROR: PMU controlclock unknown for device %04X\n",
  441. + bus->chip_id);
  442. + return 0;
  443. + }
  444. +}
  445. +
  446. +void ssb_pmu_spuravoid_pllupdate(struct ssb_chipcommon *cc, int spuravoid)
  447. +{
  448. + u32 pmu_ctl = 0;
  449. +
  450. + switch (cc->dev->bus->chip_id) {
  451. + case 0x4322:
  452. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL0, 0x11100070);
  453. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL1, 0x1014140a);
  454. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL5, 0x88888854);
  455. + if (spuravoid == 1)
  456. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL2, 0x05201828);
  457. + else
  458. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL2, 0x05001828);
  459. + pmu_ctl = SSB_CHIPCO_PMU_CTL_PLL_UPD;
  460. + break;
  461. + case 43222:
  462. + /* TODO: BCM43222 requires updating PLLs too */
  463. + return;
  464. + default:
  465. + ssb_printk(KERN_ERR PFX
  466. + "Unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
  467. + cc->dev->bus->chip_id);
  468. + return;
  469. + }
  470. +
  471. + chipco_set32(cc, SSB_CHIPCO_PMU_CTL, pmu_ctl);
  472. +}
  473. +EXPORT_SYMBOL_GPL(ssb_pmu_spuravoid_pllupdate);
  474. --- /dev/null
  475. +++ b/drivers/ssb/driver_chipcommon_sflash.c
  476. @@ -0,0 +1,18 @@
  477. +/*
  478. + * Sonics Silicon Backplane
  479. + * ChipCommon serial flash interface
  480. + *
  481. + * Licensed under the GNU/GPL. See COPYING for details.
  482. + */
  483. +
  484. +#include <linux/ssb/ssb.h>
  485. +
  486. +#include "ssb_private.h"
  487. +
  488. +/* Initialize serial flash access */
  489. +int ssb_sflash_init(struct ssb_chipcommon *cc)
  490. +{
  491. + pr_err("Serial flash support is not implemented yet!\n");
  492. +
  493. + return -ENOTSUPP;
  494. +}
  495. --- a/drivers/ssb/driver_extif.c
  496. +++ b/drivers/ssb/driver_extif.c
  497. @@ -112,10 +112,37 @@ void ssb_extif_get_clockcontrol(struct s
  498. *m = extif_read32(extif, SSB_EXTIF_CLOCK_SB);
  499. }
  500. -void ssb_extif_watchdog_timer_set(struct ssb_extif *extif,
  501. - u32 ticks)
  502. +u32 ssb_extif_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt, u32 ticks)
  503. {
  504. + struct ssb_extif *extif = bcm47xx_wdt_get_drvdata(wdt);
  505. +
  506. + return ssb_extif_watchdog_timer_set(extif, ticks);
  507. +}
  508. +
  509. +u32 ssb_extif_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms)
  510. +{
  511. + struct ssb_extif *extif = bcm47xx_wdt_get_drvdata(wdt);
  512. + u32 ticks = (SSB_EXTIF_WATCHDOG_CLK / 1000) * ms;
  513. +
  514. + ticks = ssb_extif_watchdog_timer_set(extif, ticks);
  515. +
  516. + return (ticks * 1000) / SSB_EXTIF_WATCHDOG_CLK;
  517. +}
  518. +
  519. +u32 ssb_extif_watchdog_timer_set(struct ssb_extif *extif, u32 ticks)
  520. +{
  521. + if (ticks > SSB_EXTIF_WATCHDOG_MAX_TIMER)
  522. + ticks = SSB_EXTIF_WATCHDOG_MAX_TIMER;
  523. extif_write32(extif, SSB_EXTIF_WATCHDOG, ticks);
  524. +
  525. + return ticks;
  526. +}
  527. +
  528. +void ssb_extif_init(struct ssb_extif *extif)
  529. +{
  530. + if (!extif->dev)
  531. + return; /* We don't have a Extif core */
  532. + spin_lock_init(&extif->gpio_lock);
  533. }
  534. u32 ssb_extif_gpio_in(struct ssb_extif *extif, u32 mask)
  535. @@ -125,22 +152,50 @@ u32 ssb_extif_gpio_in(struct ssb_extif *
  536. u32 ssb_extif_gpio_out(struct ssb_extif *extif, u32 mask, u32 value)
  537. {
  538. - return extif_write32_masked(extif, SSB_EXTIF_GPIO_OUT(0),
  539. + unsigned long flags;
  540. + u32 res = 0;
  541. +
  542. + spin_lock_irqsave(&extif->gpio_lock, flags);
  543. + res = extif_write32_masked(extif, SSB_EXTIF_GPIO_OUT(0),
  544. mask, value);
  545. + spin_unlock_irqrestore(&extif->gpio_lock, flags);
  546. +
  547. + return res;
  548. }
  549. u32 ssb_extif_gpio_outen(struct ssb_extif *extif, u32 mask, u32 value)
  550. {
  551. - return extif_write32_masked(extif, SSB_EXTIF_GPIO_OUTEN(0),
  552. + unsigned long flags;
  553. + u32 res = 0;
  554. +
  555. + spin_lock_irqsave(&extif->gpio_lock, flags);
  556. + res = extif_write32_masked(extif, SSB_EXTIF_GPIO_OUTEN(0),
  557. mask, value);
  558. + spin_unlock_irqrestore(&extif->gpio_lock, flags);
  559. +
  560. + return res;
  561. }
  562. u32 ssb_extif_gpio_polarity(struct ssb_extif *extif, u32 mask, u32 value)
  563. {
  564. - return extif_write32_masked(extif, SSB_EXTIF_GPIO_INTPOL, mask, value);
  565. + unsigned long flags;
  566. + u32 res = 0;
  567. +
  568. + spin_lock_irqsave(&extif->gpio_lock, flags);
  569. + res = extif_write32_masked(extif, SSB_EXTIF_GPIO_INTPOL, mask, value);
  570. + spin_unlock_irqrestore(&extif->gpio_lock, flags);
  571. +
  572. + return res;
  573. }
  574. u32 ssb_extif_gpio_intmask(struct ssb_extif *extif, u32 mask, u32 value)
  575. {
  576. - return extif_write32_masked(extif, SSB_EXTIF_GPIO_INTMASK, mask, value);
  577. + unsigned long flags;
  578. + u32 res = 0;
  579. +
  580. + spin_lock_irqsave(&extif->gpio_lock, flags);
  581. + res = extif_write32_masked(extif, SSB_EXTIF_GPIO_INTMASK, mask, value);
  582. + spin_unlock_irqrestore(&extif->gpio_lock, flags);
  583. +
  584. + return res;
  585. }
  586. --- /dev/null
  587. +++ b/drivers/ssb/driver_gpio.c
  588. @@ -0,0 +1,176 @@
  589. +/*
  590. + * Sonics Silicon Backplane
  591. + * GPIO driver
  592. + *
  593. + * Copyright 2011, Broadcom Corporation
  594. + * Copyright 2012, Hauke Mehrtens <[email protected]>
  595. + *
  596. + * Licensed under the GNU/GPL. See COPYING for details.
  597. + */
  598. +
  599. +#include <linux/gpio.h>
  600. +#include <linux/export.h>
  601. +#include <linux/ssb/ssb.h>
  602. +
  603. +#include "ssb_private.h"
  604. +
  605. +static struct ssb_bus *ssb_gpio_get_bus(struct gpio_chip *chip)
  606. +{
  607. + return container_of(chip, struct ssb_bus, gpio);
  608. +}
  609. +
  610. +static int ssb_gpio_chipco_get_value(struct gpio_chip *chip, unsigned gpio)
  611. +{
  612. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  613. +
  614. + return !!ssb_chipco_gpio_in(&bus->chipco, 1 << gpio);
  615. +}
  616. +
  617. +static void ssb_gpio_chipco_set_value(struct gpio_chip *chip, unsigned gpio,
  618. + int value)
  619. +{
  620. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  621. +
  622. + ssb_chipco_gpio_out(&bus->chipco, 1 << gpio, value ? 1 << gpio : 0);
  623. +}
  624. +
  625. +static int ssb_gpio_chipco_direction_input(struct gpio_chip *chip,
  626. + unsigned gpio)
  627. +{
  628. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  629. +
  630. + ssb_chipco_gpio_outen(&bus->chipco, 1 << gpio, 0);
  631. + return 0;
  632. +}
  633. +
  634. +static int ssb_gpio_chipco_direction_output(struct gpio_chip *chip,
  635. + unsigned gpio, int value)
  636. +{
  637. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  638. +
  639. + ssb_chipco_gpio_outen(&bus->chipco, 1 << gpio, 1 << gpio);
  640. + ssb_chipco_gpio_out(&bus->chipco, 1 << gpio, value ? 1 << gpio : 0);
  641. + return 0;
  642. +}
  643. +
  644. +static int ssb_gpio_chipco_request(struct gpio_chip *chip, unsigned gpio)
  645. +{
  646. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  647. +
  648. + ssb_chipco_gpio_control(&bus->chipco, 1 << gpio, 0);
  649. + /* clear pulldown */
  650. + ssb_chipco_gpio_pulldown(&bus->chipco, 1 << gpio, 0);
  651. + /* Set pullup */
  652. + ssb_chipco_gpio_pullup(&bus->chipco, 1 << gpio, 1 << gpio);
  653. +
  654. + return 0;
  655. +}
  656. +
  657. +static void ssb_gpio_chipco_free(struct gpio_chip *chip, unsigned gpio)
  658. +{
  659. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  660. +
  661. + /* clear pullup */
  662. + ssb_chipco_gpio_pullup(&bus->chipco, 1 << gpio, 0);
  663. +}
  664. +
  665. +static int ssb_gpio_chipco_init(struct ssb_bus *bus)
  666. +{
  667. + struct gpio_chip *chip = &bus->gpio;
  668. +
  669. + chip->label = "ssb_chipco_gpio";
  670. + chip->owner = THIS_MODULE;
  671. + chip->request = ssb_gpio_chipco_request;
  672. + chip->free = ssb_gpio_chipco_free;
  673. + chip->get = ssb_gpio_chipco_get_value;
  674. + chip->set = ssb_gpio_chipco_set_value;
  675. + chip->direction_input = ssb_gpio_chipco_direction_input;
  676. + chip->direction_output = ssb_gpio_chipco_direction_output;
  677. + chip->ngpio = 16;
  678. + /* There is just one SoC in one device and its GPIO addresses should be
  679. + * deterministic to address them more easily. The other buses could get
  680. + * a random base number. */
  681. + if (bus->bustype == SSB_BUSTYPE_SSB)
  682. + chip->base = 0;
  683. + else
  684. + chip->base = -1;
  685. +
  686. + return gpiochip_add(chip);
  687. +}
  688. +
  689. +#ifdef CONFIG_SSB_DRIVER_EXTIF
  690. +
  691. +static int ssb_gpio_extif_get_value(struct gpio_chip *chip, unsigned gpio)
  692. +{
  693. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  694. +
  695. + return !!ssb_extif_gpio_in(&bus->extif, 1 << gpio);
  696. +}
  697. +
  698. +static void ssb_gpio_extif_set_value(struct gpio_chip *chip, unsigned gpio,
  699. + int value)
  700. +{
  701. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  702. +
  703. + ssb_extif_gpio_out(&bus->extif, 1 << gpio, value ? 1 << gpio : 0);
  704. +}
  705. +
  706. +static int ssb_gpio_extif_direction_input(struct gpio_chip *chip,
  707. + unsigned gpio)
  708. +{
  709. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  710. +
  711. + ssb_extif_gpio_outen(&bus->extif, 1 << gpio, 0);
  712. + return 0;
  713. +}
  714. +
  715. +static int ssb_gpio_extif_direction_output(struct gpio_chip *chip,
  716. + unsigned gpio, int value)
  717. +{
  718. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  719. +
  720. + ssb_extif_gpio_outen(&bus->extif, 1 << gpio, 1 << gpio);
  721. + ssb_extif_gpio_out(&bus->extif, 1 << gpio, value ? 1 << gpio : 0);
  722. + return 0;
  723. +}
  724. +
  725. +static int ssb_gpio_extif_init(struct ssb_bus *bus)
  726. +{
  727. + struct gpio_chip *chip = &bus->gpio;
  728. +
  729. + chip->label = "ssb_extif_gpio";
  730. + chip->owner = THIS_MODULE;
  731. + chip->get = ssb_gpio_extif_get_value;
  732. + chip->set = ssb_gpio_extif_set_value;
  733. + chip->direction_input = ssb_gpio_extif_direction_input;
  734. + chip->direction_output = ssb_gpio_extif_direction_output;
  735. + chip->ngpio = 5;
  736. + /* There is just one SoC in one device and its GPIO addresses should be
  737. + * deterministic to address them more easily. The other buses could get
  738. + * a random base number. */
  739. + if (bus->bustype == SSB_BUSTYPE_SSB)
  740. + chip->base = 0;
  741. + else
  742. + chip->base = -1;
  743. +
  744. + return gpiochip_add(chip);
  745. +}
  746. +
  747. +#else
  748. +static int ssb_gpio_extif_init(struct ssb_bus *bus)
  749. +{
  750. + return -ENOTSUPP;
  751. +}
  752. +#endif
  753. +
  754. +int ssb_gpio_init(struct ssb_bus *bus)
  755. +{
  756. + if (ssb_chipco_available(&bus->chipco))
  757. + return ssb_gpio_chipco_init(bus);
  758. + else if (ssb_extif_available(&bus->extif))
  759. + return ssb_gpio_extif_init(bus);
  760. + else
  761. + SSB_WARN_ON(1);
  762. +
  763. + return -1;
  764. +}
  765. --- a/drivers/ssb/driver_mipscore.c
  766. +++ b/drivers/ssb/driver_mipscore.c
  767. @@ -178,9 +178,9 @@ static void ssb_mips_serial_init(struct
  768. {
  769. struct ssb_bus *bus = mcore->dev->bus;
  770. - if (bus->extif.dev)
  771. + if (ssb_extif_available(&bus->extif))
  772. mcore->nr_serial_ports = ssb_extif_serial_init(&bus->extif, mcore->serial_ports);
  773. - else if (bus->chipco.dev)
  774. + else if (ssb_chipco_available(&bus->chipco))
  775. mcore->nr_serial_ports = ssb_chipco_serial_init(&bus->chipco, mcore->serial_ports);
  776. else
  777. mcore->nr_serial_ports = 0;
  778. @@ -190,16 +190,33 @@ static void ssb_mips_flash_detect(struct
  779. {
  780. struct ssb_bus *bus = mcore->dev->bus;
  781. - mcore->flash_buswidth = 2;
  782. - if (bus->chipco.dev) {
  783. - mcore->flash_window = 0x1c000000;
  784. - mcore->flash_window_size = 0x02000000;
  785. + /* When there is no chipcommon on the bus there is 4MB flash */
  786. + if (!ssb_chipco_available(&bus->chipco)) {
  787. + mcore->pflash.present = true;
  788. + mcore->pflash.buswidth = 2;
  789. + mcore->pflash.window = SSB_FLASH1;
  790. + mcore->pflash.window_size = SSB_FLASH1_SZ;
  791. + return;
  792. + }
  793. +
  794. + /* There is ChipCommon, so use it to read info about flash */
  795. + switch (bus->chipco.capabilities & SSB_CHIPCO_CAP_FLASHT) {
  796. + case SSB_CHIPCO_FLASHT_STSER:
  797. + case SSB_CHIPCO_FLASHT_ATSER:
  798. + pr_debug("Found serial flash\n");
  799. + ssb_sflash_init(&bus->chipco);
  800. + break;
  801. + case SSB_CHIPCO_FLASHT_PARA:
  802. + pr_debug("Found parallel flash\n");
  803. + mcore->pflash.present = true;
  804. + mcore->pflash.window = SSB_FLASH2;
  805. + mcore->pflash.window_size = SSB_FLASH2_SZ;
  806. if ((ssb_read32(bus->chipco.dev, SSB_CHIPCO_FLASH_CFG)
  807. & SSB_CHIPCO_CFG_DS16) == 0)
  808. - mcore->flash_buswidth = 1;
  809. - } else {
  810. - mcore->flash_window = 0x1fc00000;
  811. - mcore->flash_window_size = 0x00400000;
  812. + mcore->pflash.buswidth = 1;
  813. + else
  814. + mcore->pflash.buswidth = 2;
  815. + break;
  816. }
  817. }
  818. @@ -208,9 +225,12 @@ u32 ssb_cpu_clock(struct ssb_mipscore *m
  819. struct ssb_bus *bus = mcore->dev->bus;
  820. u32 pll_type, n, m, rate = 0;
  821. - if (bus->extif.dev) {
  822. + if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
  823. + return ssb_pmu_get_cpu_clock(&bus->chipco);
  824. +
  825. + if (ssb_extif_available(&bus->extif)) {
  826. ssb_extif_get_clockcontrol(&bus->extif, &pll_type, &n, &m);
  827. - } else if (bus->chipco.dev) {
  828. + } else if (ssb_chipco_available(&bus->chipco)) {
  829. ssb_chipco_get_clockcpu(&bus->chipco, &pll_type, &n, &m);
  830. } else
  831. return 0;
  832. @@ -246,9 +266,9 @@ void ssb_mipscore_init(struct ssb_mipsco
  833. hz = 100000000;
  834. ns = 1000000000 / hz;
  835. - if (bus->extif.dev)
  836. + if (ssb_extif_available(&bus->extif))
  837. ssb_extif_timing_init(&bus->extif, ns);
  838. - else if (bus->chipco.dev)
  839. + else if (ssb_chipco_available(&bus->chipco))
  840. ssb_chipco_timing_init(&bus->chipco, ns);
  841. /* Assign IRQs to all cores on the bus, start with irq line 2, because serial usually takes 1 */
  842. --- a/drivers/ssb/embedded.c
  843. +++ b/drivers/ssb/embedded.c
  844. @@ -4,11 +4,13 @@
  845. *
  846. * Copyright 2005-2008, Broadcom Corporation
  847. * Copyright 2006-2008, Michael Buesch <[email protected]>
  848. + * Copyright 2012, Hauke Mehrtens <[email protected]>
  849. *
  850. * Licensed under the GNU/GPL. See COPYING for details.
  851. */
  852. #include <linux/export.h>
  853. +#include <linux/platform_device.h>
  854. #include <linux/ssb/ssb.h>
  855. #include <linux/ssb/ssb_embedded.h>
  856. #include <linux/ssb/ssb_driver_pci.h>
  857. @@ -32,6 +34,39 @@ int ssb_watchdog_timer_set(struct ssb_bu
  858. }
  859. EXPORT_SYMBOL(ssb_watchdog_timer_set);
  860. +int ssb_watchdog_register(struct ssb_bus *bus)
  861. +{
  862. + struct bcm47xx_wdt wdt = {};
  863. + struct platform_device *pdev;
  864. +
  865. + if (ssb_chipco_available(&bus->chipco)) {
  866. + wdt.driver_data = &bus->chipco;
  867. + wdt.timer_set = ssb_chipco_watchdog_timer_set_wdt;
  868. + wdt.timer_set_ms = ssb_chipco_watchdog_timer_set_ms;
  869. + wdt.max_timer_ms = bus->chipco.max_timer_ms;
  870. + } else if (ssb_extif_available(&bus->extif)) {
  871. + wdt.driver_data = &bus->extif;
  872. + wdt.timer_set = ssb_extif_watchdog_timer_set_wdt;
  873. + wdt.timer_set_ms = ssb_extif_watchdog_timer_set_ms;
  874. + wdt.max_timer_ms = SSB_EXTIF_WATCHDOG_MAX_TIMER_MS;
  875. + } else {
  876. + return -ENODEV;
  877. + }
  878. +
  879. + pdev = platform_device_register_data(NULL, "bcm47xx-wdt",
  880. + bus->busnumber, &wdt,
  881. + sizeof(wdt));
  882. + if (IS_ERR(pdev)) {
  883. + ssb_dprintk(KERN_INFO PFX
  884. + "can not register watchdog device, err: %li\n",
  885. + PTR_ERR(pdev));
  886. + return PTR_ERR(pdev);
  887. + }
  888. +
  889. + bus->watchdog = pdev;
  890. + return 0;
  891. +}
  892. +
  893. u32 ssb_gpio_in(struct ssb_bus *bus, u32 mask)
  894. {
  895. unsigned long flags;
  896. --- a/drivers/ssb/main.c
  897. +++ b/drivers/ssb/main.c
  898. @@ -13,6 +13,7 @@
  899. #include <linux/delay.h>
  900. #include <linux/io.h>
  901. #include <linux/module.h>
  902. +#include <linux/platform_device.h>
  903. #include <linux/ssb/ssb.h>
  904. #include <linux/ssb/ssb_regs.h>
  905. #include <linux/ssb/ssb_driver_gige.h>
  906. @@ -140,19 +141,6 @@ static void ssb_device_put(struct ssb_de
  907. put_device(dev->dev);
  908. }
  909. -static inline struct ssb_driver *ssb_driver_get(struct ssb_driver *drv)
  910. -{
  911. - if (drv)
  912. - get_driver(&drv->drv);
  913. - return drv;
  914. -}
  915. -
  916. -static inline void ssb_driver_put(struct ssb_driver *drv)
  917. -{
  918. - if (drv)
  919. - put_driver(&drv->drv);
  920. -}
  921. -
  922. static int ssb_device_resume(struct device *dev)
  923. {
  924. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  925. @@ -250,11 +238,9 @@ int ssb_devices_freeze(struct ssb_bus *b
  926. ssb_device_put(sdev);
  927. continue;
  928. }
  929. - sdrv = ssb_driver_get(drv_to_ssb_drv(sdev->dev->driver));
  930. - if (!sdrv || SSB_WARN_ON(!sdrv->remove)) {
  931. - ssb_device_put(sdev);
  932. + sdrv = drv_to_ssb_drv(sdev->dev->driver);
  933. + if (SSB_WARN_ON(!sdrv->remove))
  934. continue;
  935. - }
  936. sdrv->remove(sdev);
  937. ctx->device_frozen[i] = 1;
  938. }
  939. @@ -293,7 +279,6 @@ int ssb_devices_thaw(struct ssb_freeze_c
  940. dev_name(sdev->dev));
  941. result = err;
  942. }
  943. - ssb_driver_put(sdrv);
  944. ssb_device_put(sdev);
  945. }
  946. @@ -449,6 +434,11 @@ static void ssb_devices_unregister(struc
  947. if (sdev->dev)
  948. device_unregister(sdev->dev);
  949. }
  950. +
  951. +#ifdef CONFIG_SSB_EMBEDDED
  952. + if (bus->bustype == SSB_BUSTYPE_SSB)
  953. + platform_device_unregister(bus->watchdog);
  954. +#endif
  955. }
  956. void ssb_bus_unregister(struct ssb_bus *bus)
  957. @@ -577,6 +567,8 @@ static int __devinit ssb_attach_queued_b
  958. if (err)
  959. goto error;
  960. ssb_pcicore_init(&bus->pcicore);
  961. + if (bus->bustype == SSB_BUSTYPE_SSB)
  962. + ssb_watchdog_register(bus);
  963. ssb_bus_may_powerdown(bus);
  964. err = ssb_devices_register(bus);
  965. @@ -812,7 +804,14 @@ static int __devinit ssb_bus_register(st
  966. if (err)
  967. goto err_pcmcia_exit;
  968. ssb_chipcommon_init(&bus->chipco);
  969. + ssb_extif_init(&bus->extif);
  970. ssb_mipscore_init(&bus->mipscore);
  971. + err = ssb_gpio_init(bus);
  972. + if (err == -ENOTSUPP)
  973. + ssb_dprintk(KERN_DEBUG PFX "GPIO driver not activated\n");
  974. + else if (err)
  975. + ssb_dprintk(KERN_ERR PFX
  976. + "Error registering GPIO driver: %i\n", err);
  977. err = ssb_fetch_invariants(bus, get_invariants);
  978. if (err) {
  979. ssb_bus_may_powerdown(bus);
  980. @@ -1094,6 +1093,9 @@ u32 ssb_clockspeed(struct ssb_bus *bus)
  981. u32 plltype;
  982. u32 clkctl_n, clkctl_m;
  983. + if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
  984. + return ssb_pmu_get_controlclock(&bus->chipco);
  985. +
  986. if (ssb_extif_available(&bus->extif))
  987. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  988. &clkctl_n, &clkctl_m);
  989. @@ -1131,8 +1133,7 @@ static u32 ssb_tmslow_reject_bitmask(str
  990. case SSB_IDLOW_SSBREV_27: /* same here */
  991. return SSB_TMSLOW_REJECT; /* this is a guess */
  992. default:
  993. - printk(KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  994. - WARN_ON(1);
  995. + WARN(1, KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  996. }
  997. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  998. }
  999. --- a/drivers/ssb/pci.c
  1000. +++ b/drivers/ssb/pci.c
  1001. @@ -178,6 +178,18 @@ err_pci:
  1002. #define SPEX(_outvar, _offset, _mask, _shift) \
  1003. SPEX16(_outvar, _offset, _mask, _shift)
  1004. +#define SPEX_ARRAY8(_field, _offset, _mask, _shift) \
  1005. + do { \
  1006. + SPEX(_field[0], _offset + 0, _mask, _shift); \
  1007. + SPEX(_field[1], _offset + 2, _mask, _shift); \
  1008. + SPEX(_field[2], _offset + 4, _mask, _shift); \
  1009. + SPEX(_field[3], _offset + 6, _mask, _shift); \
  1010. + SPEX(_field[4], _offset + 8, _mask, _shift); \
  1011. + SPEX(_field[5], _offset + 10, _mask, _shift); \
  1012. + SPEX(_field[6], _offset + 12, _mask, _shift); \
  1013. + SPEX(_field[7], _offset + 14, _mask, _shift); \
  1014. + } while (0)
  1015. +
  1016. static inline u8 ssb_crc8(u8 crc, u8 data)
  1017. {
  1018. @@ -327,11 +339,25 @@ static s8 r123_extract_antgain(u8 sprom_
  1019. return (s8)gain;
  1020. }
  1021. +static void sprom_extract_r23(struct ssb_sprom *out, const u16 *in)
  1022. +{
  1023. + SPEX(boardflags_hi, SSB_SPROM2_BFLHI, 0xFFFF, 0);
  1024. + SPEX(opo, SSB_SPROM2_OPO, SSB_SPROM2_OPO_VALUE, 0);
  1025. + SPEX(pa1lob0, SSB_SPROM2_PA1LOB0, 0xFFFF, 0);
  1026. + SPEX(pa1lob1, SSB_SPROM2_PA1LOB1, 0xFFFF, 0);
  1027. + SPEX(pa1lob2, SSB_SPROM2_PA1LOB2, 0xFFFF, 0);
  1028. + SPEX(pa1hib0, SSB_SPROM2_PA1HIB0, 0xFFFF, 0);
  1029. + SPEX(pa1hib1, SSB_SPROM2_PA1HIB1, 0xFFFF, 0);
  1030. + SPEX(pa1hib2, SSB_SPROM2_PA1HIB2, 0xFFFF, 0);
  1031. + SPEX(maxpwr_ah, SSB_SPROM2_MAXP_A, SSB_SPROM2_MAXP_A_HI, 0);
  1032. + SPEX(maxpwr_al, SSB_SPROM2_MAXP_A, SSB_SPROM2_MAXP_A_LO,
  1033. + SSB_SPROM2_MAXP_A_LO_SHIFT);
  1034. +}
  1035. +
  1036. static void sprom_extract_r123(struct ssb_sprom *out, const u16 *in)
  1037. {
  1038. int i;
  1039. u16 v;
  1040. - s8 gain;
  1041. u16 loc[3];
  1042. if (out->revision == 3) /* rev 3 moved MAC */
  1043. @@ -361,8 +387,9 @@ static void sprom_extract_r123(struct ss
  1044. SPEX(et0mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0M, 14);
  1045. SPEX(et1mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1M, 15);
  1046. SPEX(board_rev, SSB_SPROM1_BINF, SSB_SPROM1_BINF_BREV, 0);
  1047. - SPEX(country_code, SSB_SPROM1_BINF, SSB_SPROM1_BINF_CCODE,
  1048. - SSB_SPROM1_BINF_CCODE_SHIFT);
  1049. + if (out->revision == 1)
  1050. + SPEX(country_code, SSB_SPROM1_BINF, SSB_SPROM1_BINF_CCODE,
  1051. + SSB_SPROM1_BINF_CCODE_SHIFT);
  1052. SPEX(ant_available_a, SSB_SPROM1_BINF, SSB_SPROM1_BINF_ANTA,
  1053. SSB_SPROM1_BINF_ANTA_SHIFT);
  1054. SPEX(ant_available_bg, SSB_SPROM1_BINF, SSB_SPROM1_BINF_ANTBG,
  1055. @@ -386,24 +413,19 @@ static void sprom_extract_r123(struct ss
  1056. SSB_SPROM1_ITSSI_A_SHIFT);
  1057. SPEX(itssi_bg, SSB_SPROM1_ITSSI, SSB_SPROM1_ITSSI_BG, 0);
  1058. SPEX(boardflags_lo, SSB_SPROM1_BFLLO, 0xFFFF, 0);
  1059. - if (out->revision >= 2)
  1060. - SPEX(boardflags_hi, SSB_SPROM2_BFLHI, 0xFFFF, 0);
  1061. +
  1062. + SPEX(alpha2[0], SSB_SPROM1_CCODE, 0xff00, 8);
  1063. + SPEX(alpha2[1], SSB_SPROM1_CCODE, 0x00ff, 0);
  1064. /* Extract the antenna gain values. */
  1065. - gain = r123_extract_antgain(out->revision, in,
  1066. - SSB_SPROM1_AGAIN_BG,
  1067. - SSB_SPROM1_AGAIN_BG_SHIFT);
  1068. - out->antenna_gain.ghz24.a0 = gain;
  1069. - out->antenna_gain.ghz24.a1 = gain;
  1070. - out->antenna_gain.ghz24.a2 = gain;
  1071. - out->antenna_gain.ghz24.a3 = gain;
  1072. - gain = r123_extract_antgain(out->revision, in,
  1073. - SSB_SPROM1_AGAIN_A,
  1074. - SSB_SPROM1_AGAIN_A_SHIFT);
  1075. - out->antenna_gain.ghz5.a0 = gain;
  1076. - out->antenna_gain.ghz5.a1 = gain;
  1077. - out->antenna_gain.ghz5.a2 = gain;
  1078. - out->antenna_gain.ghz5.a3 = gain;
  1079. + out->antenna_gain.a0 = r123_extract_antgain(out->revision, in,
  1080. + SSB_SPROM1_AGAIN_BG,
  1081. + SSB_SPROM1_AGAIN_BG_SHIFT);
  1082. + out->antenna_gain.a1 = r123_extract_antgain(out->revision, in,
  1083. + SSB_SPROM1_AGAIN_A,
  1084. + SSB_SPROM1_AGAIN_A_SHIFT);
  1085. + if (out->revision >= 2)
  1086. + sprom_extract_r23(out, in);
  1087. }
  1088. /* Revs 4 5 and 8 have partially shared layout */
  1089. @@ -464,14 +486,17 @@ static void sprom_extract_r45(struct ssb
  1090. SPEX(et0phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET0A, 0);
  1091. SPEX(et1phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET1A,
  1092. SSB_SPROM4_ETHPHY_ET1A_SHIFT);
  1093. + SPEX(board_rev, SSB_SPROM4_BOARDREV, 0xFFFF, 0);
  1094. if (out->revision == 4) {
  1095. - SPEX(country_code, SSB_SPROM4_CCODE, 0xFFFF, 0);
  1096. + SPEX(alpha2[0], SSB_SPROM4_CCODE, 0xff00, 8);
  1097. + SPEX(alpha2[1], SSB_SPROM4_CCODE, 0x00ff, 0);
  1098. SPEX(boardflags_lo, SSB_SPROM4_BFLLO, 0xFFFF, 0);
  1099. SPEX(boardflags_hi, SSB_SPROM4_BFLHI, 0xFFFF, 0);
  1100. SPEX(boardflags2_lo, SSB_SPROM4_BFL2LO, 0xFFFF, 0);
  1101. SPEX(boardflags2_hi, SSB_SPROM4_BFL2HI, 0xFFFF, 0);
  1102. } else {
  1103. - SPEX(country_code, SSB_SPROM5_CCODE, 0xFFFF, 0);
  1104. + SPEX(alpha2[0], SSB_SPROM5_CCODE, 0xff00, 8);
  1105. + SPEX(alpha2[1], SSB_SPROM5_CCODE, 0x00ff, 0);
  1106. SPEX(boardflags_lo, SSB_SPROM5_BFLLO, 0xFFFF, 0);
  1107. SPEX(boardflags_hi, SSB_SPROM5_BFLHI, 0xFFFF, 0);
  1108. SPEX(boardflags2_lo, SSB_SPROM5_BFL2LO, 0xFFFF, 0);
  1109. @@ -504,16 +529,14 @@ static void sprom_extract_r45(struct ssb
  1110. }
  1111. /* Extract the antenna gain values. */
  1112. - SPEX(antenna_gain.ghz24.a0, SSB_SPROM4_AGAIN01,
  1113. + SPEX(antenna_gain.a0, SSB_SPROM4_AGAIN01,
  1114. SSB_SPROM4_AGAIN0, SSB_SPROM4_AGAIN0_SHIFT);
  1115. - SPEX(antenna_gain.ghz24.a1, SSB_SPROM4_AGAIN01,
  1116. + SPEX(antenna_gain.a1, SSB_SPROM4_AGAIN01,
  1117. SSB_SPROM4_AGAIN1, SSB_SPROM4_AGAIN1_SHIFT);
  1118. - SPEX(antenna_gain.ghz24.a2, SSB_SPROM4_AGAIN23,
  1119. + SPEX(antenna_gain.a2, SSB_SPROM4_AGAIN23,
  1120. SSB_SPROM4_AGAIN2, SSB_SPROM4_AGAIN2_SHIFT);
  1121. - SPEX(antenna_gain.ghz24.a3, SSB_SPROM4_AGAIN23,
  1122. + SPEX(antenna_gain.a3, SSB_SPROM4_AGAIN23,
  1123. SSB_SPROM4_AGAIN3, SSB_SPROM4_AGAIN3_SHIFT);
  1124. - memcpy(&out->antenna_gain.ghz5, &out->antenna_gain.ghz24,
  1125. - sizeof(out->antenna_gain.ghz5));
  1126. sprom_extract_r458(out, in);
  1127. @@ -523,14 +546,22 @@ static void sprom_extract_r45(struct ssb
  1128. static void sprom_extract_r8(struct ssb_sprom *out, const u16 *in)
  1129. {
  1130. int i;
  1131. - u16 v;
  1132. + u16 v, o;
  1133. + u16 pwr_info_offset[] = {
  1134. + SSB_SROM8_PWR_INFO_CORE0, SSB_SROM8_PWR_INFO_CORE1,
  1135. + SSB_SROM8_PWR_INFO_CORE2, SSB_SROM8_PWR_INFO_CORE3
  1136. + };
  1137. + BUILD_BUG_ON(ARRAY_SIZE(pwr_info_offset) !=
  1138. + ARRAY_SIZE(out->core_pwr_info));
  1139. /* extract the MAC address */
  1140. for (i = 0; i < 3; i++) {
  1141. v = in[SPOFF(SSB_SPROM8_IL0MAC) + i];
  1142. *(((__be16 *)out->il0mac) + i) = cpu_to_be16(v);
  1143. }
  1144. - SPEX(country_code, SSB_SPROM8_CCODE, 0xFFFF, 0);
  1145. + SPEX(board_rev, SSB_SPROM8_BOARDREV, 0xFFFF, 0);
  1146. + SPEX(alpha2[0], SSB_SPROM8_CCODE, 0xff00, 8);
  1147. + SPEX(alpha2[1], SSB_SPROM8_CCODE, 0x00ff, 0);
  1148. SPEX(boardflags_lo, SSB_SPROM8_BFLLO, 0xFFFF, 0);
  1149. SPEX(boardflags_hi, SSB_SPROM8_BFLHI, 0xFFFF, 0);
  1150. SPEX(boardflags2_lo, SSB_SPROM8_BFL2LO, 0xFFFF, 0);
  1151. @@ -596,16 +627,46 @@ static void sprom_extract_r8(struct ssb_
  1152. SPEX32(ofdm5ghpo, SSB_SPROM8_OFDM5GHPO, 0xFFFFFFFF, 0);
  1153. /* Extract the antenna gain values. */
  1154. - SPEX(antenna_gain.ghz24.a0, SSB_SPROM8_AGAIN01,
  1155. + SPEX(antenna_gain.a0, SSB_SPROM8_AGAIN01,
  1156. SSB_SPROM8_AGAIN0, SSB_SPROM8_AGAIN0_SHIFT);
  1157. - SPEX(antenna_gain.ghz24.a1, SSB_SPROM8_AGAIN01,
  1158. + SPEX(antenna_gain.a1, SSB_SPROM8_AGAIN01,
  1159. SSB_SPROM8_AGAIN1, SSB_SPROM8_AGAIN1_SHIFT);
  1160. - SPEX(antenna_gain.ghz24.a2, SSB_SPROM8_AGAIN23,
  1161. + SPEX(antenna_gain.a2, SSB_SPROM8_AGAIN23,
  1162. SSB_SPROM8_AGAIN2, SSB_SPROM8_AGAIN2_SHIFT);
  1163. - SPEX(antenna_gain.ghz24.a3, SSB_SPROM8_AGAIN23,
  1164. + SPEX(antenna_gain.a3, SSB_SPROM8_AGAIN23,
  1165. SSB_SPROM8_AGAIN3, SSB_SPROM8_AGAIN3_SHIFT);
  1166. - memcpy(&out->antenna_gain.ghz5, &out->antenna_gain.ghz24,
  1167. - sizeof(out->antenna_gain.ghz5));
  1168. +
  1169. + /* Extract cores power info info */
  1170. + for (i = 0; i < ARRAY_SIZE(pwr_info_offset); i++) {
  1171. + o = pwr_info_offset[i];
  1172. + SPEX(core_pwr_info[i].itssi_2g, o + SSB_SROM8_2G_MAXP_ITSSI,
  1173. + SSB_SPROM8_2G_ITSSI, SSB_SPROM8_2G_ITSSI_SHIFT);
  1174. + SPEX(core_pwr_info[i].maxpwr_2g, o + SSB_SROM8_2G_MAXP_ITSSI,
  1175. + SSB_SPROM8_2G_MAXP, 0);
  1176. +
  1177. + SPEX(core_pwr_info[i].pa_2g[0], o + SSB_SROM8_2G_PA_0, ~0, 0);
  1178. + SPEX(core_pwr_info[i].pa_2g[1], o + SSB_SROM8_2G_PA_1, ~0, 0);
  1179. + SPEX(core_pwr_info[i].pa_2g[2], o + SSB_SROM8_2G_PA_2, ~0, 0);
  1180. +
  1181. + SPEX(core_pwr_info[i].itssi_5g, o + SSB_SROM8_5G_MAXP_ITSSI,
  1182. + SSB_SPROM8_5G_ITSSI, SSB_SPROM8_5G_ITSSI_SHIFT);
  1183. + SPEX(core_pwr_info[i].maxpwr_5g, o + SSB_SROM8_5G_MAXP_ITSSI,
  1184. + SSB_SPROM8_5G_MAXP, 0);
  1185. + SPEX(core_pwr_info[i].maxpwr_5gh, o + SSB_SPROM8_5GHL_MAXP,
  1186. + SSB_SPROM8_5GH_MAXP, 0);
  1187. + SPEX(core_pwr_info[i].maxpwr_5gl, o + SSB_SPROM8_5GHL_MAXP,
  1188. + SSB_SPROM8_5GL_MAXP, SSB_SPROM8_5GL_MAXP_SHIFT);
  1189. +
  1190. + SPEX(core_pwr_info[i].pa_5gl[0], o + SSB_SROM8_5GL_PA_0, ~0, 0);
  1191. + SPEX(core_pwr_info[i].pa_5gl[1], o + SSB_SROM8_5GL_PA_1, ~0, 0);
  1192. + SPEX(core_pwr_info[i].pa_5gl[2], o + SSB_SROM8_5GL_PA_2, ~0, 0);
  1193. + SPEX(core_pwr_info[i].pa_5g[0], o + SSB_SROM8_5G_PA_0, ~0, 0);
  1194. + SPEX(core_pwr_info[i].pa_5g[1], o + SSB_SROM8_5G_PA_1, ~0, 0);
  1195. + SPEX(core_pwr_info[i].pa_5g[2], o + SSB_SROM8_5G_PA_2, ~0, 0);
  1196. + SPEX(core_pwr_info[i].pa_5gh[0], o + SSB_SROM8_5GH_PA_0, ~0, 0);
  1197. + SPEX(core_pwr_info[i].pa_5gh[1], o + SSB_SROM8_5GH_PA_1, ~0, 0);
  1198. + SPEX(core_pwr_info[i].pa_5gh[2], o + SSB_SROM8_5GH_PA_2, ~0, 0);
  1199. + }
  1200. /* Extract FEM info */
  1201. SPEX(fem.ghz2.tssipos, SSB_SPROM8_FEM2G,
  1202. @@ -630,6 +691,63 @@ static void sprom_extract_r8(struct ssb_
  1203. SPEX(fem.ghz5.antswlut, SSB_SPROM8_FEM5G,
  1204. SSB_SROM8_FEM_ANTSWLUT, SSB_SROM8_FEM_ANTSWLUT_SHIFT);
  1205. + SPEX(leddc_on_time, SSB_SPROM8_LEDDC, SSB_SPROM8_LEDDC_ON,
  1206. + SSB_SPROM8_LEDDC_ON_SHIFT);
  1207. + SPEX(leddc_off_time, SSB_SPROM8_LEDDC, SSB_SPROM8_LEDDC_OFF,
  1208. + SSB_SPROM8_LEDDC_OFF_SHIFT);
  1209. +
  1210. + SPEX(txchain, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_TXCHAIN,
  1211. + SSB_SPROM8_TXRXC_TXCHAIN_SHIFT);
  1212. + SPEX(rxchain, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_RXCHAIN,
  1213. + SSB_SPROM8_TXRXC_RXCHAIN_SHIFT);
  1214. + SPEX(antswitch, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_SWITCH,
  1215. + SSB_SPROM8_TXRXC_SWITCH_SHIFT);
  1216. +
  1217. + SPEX(opo, SSB_SPROM8_OFDM2GPO, 0x00ff, 0);
  1218. +
  1219. + SPEX_ARRAY8(mcs2gpo, SSB_SPROM8_2G_MCSPO, ~0, 0);
  1220. + SPEX_ARRAY8(mcs5gpo, SSB_SPROM8_5G_MCSPO, ~0, 0);
  1221. + SPEX_ARRAY8(mcs5glpo, SSB_SPROM8_5GL_MCSPO, ~0, 0);
  1222. + SPEX_ARRAY8(mcs5ghpo, SSB_SPROM8_5GH_MCSPO, ~0, 0);
  1223. +
  1224. + SPEX(rawtempsense, SSB_SPROM8_RAWTS, SSB_SPROM8_RAWTS_RAWTEMP,
  1225. + SSB_SPROM8_RAWTS_RAWTEMP_SHIFT);
  1226. + SPEX(measpower, SSB_SPROM8_RAWTS, SSB_SPROM8_RAWTS_MEASPOWER,
  1227. + SSB_SPROM8_RAWTS_MEASPOWER_SHIFT);
  1228. + SPEX(tempsense_slope, SSB_SPROM8_OPT_CORRX,
  1229. + SSB_SPROM8_OPT_CORRX_TEMP_SLOPE,
  1230. + SSB_SPROM8_OPT_CORRX_TEMP_SLOPE_SHIFT);
  1231. + SPEX(tempcorrx, SSB_SPROM8_OPT_CORRX, SSB_SPROM8_OPT_CORRX_TEMPCORRX,
  1232. + SSB_SPROM8_OPT_CORRX_TEMPCORRX_SHIFT);
  1233. + SPEX(tempsense_option, SSB_SPROM8_OPT_CORRX,
  1234. + SSB_SPROM8_OPT_CORRX_TEMP_OPTION,
  1235. + SSB_SPROM8_OPT_CORRX_TEMP_OPTION_SHIFT);
  1236. + SPEX(freqoffset_corr, SSB_SPROM8_HWIQ_IQSWP,
  1237. + SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR,
  1238. + SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR_SHIFT);
  1239. + SPEX(iqcal_swp_dis, SSB_SPROM8_HWIQ_IQSWP,
  1240. + SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP,
  1241. + SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP_SHIFT);
  1242. + SPEX(hw_iqcal_en, SSB_SPROM8_HWIQ_IQSWP, SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL,
  1243. + SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL_SHIFT);
  1244. +
  1245. + SPEX(bw40po, SSB_SPROM8_BW40PO, ~0, 0);
  1246. + SPEX(cddpo, SSB_SPROM8_CDDPO, ~0, 0);
  1247. + SPEX(stbcpo, SSB_SPROM8_STBCPO, ~0, 0);
  1248. + SPEX(bwduppo, SSB_SPROM8_BWDUPPO, ~0, 0);
  1249. +
  1250. + SPEX(tempthresh, SSB_SPROM8_THERMAL, SSB_SPROM8_THERMAL_TRESH,
  1251. + SSB_SPROM8_THERMAL_TRESH_SHIFT);
  1252. + SPEX(tempoffset, SSB_SPROM8_THERMAL, SSB_SPROM8_THERMAL_OFFSET,
  1253. + SSB_SPROM8_THERMAL_OFFSET_SHIFT);
  1254. + SPEX(phycal_tempdelta, SSB_SPROM8_TEMPDELTA,
  1255. + SSB_SPROM8_TEMPDELTA_PHYCAL,
  1256. + SSB_SPROM8_TEMPDELTA_PHYCAL_SHIFT);
  1257. + SPEX(temps_period, SSB_SPROM8_TEMPDELTA, SSB_SPROM8_TEMPDELTA_PERIOD,
  1258. + SSB_SPROM8_TEMPDELTA_PERIOD_SHIFT);
  1259. + SPEX(temps_hysteresis, SSB_SPROM8_TEMPDELTA,
  1260. + SSB_SPROM8_TEMPDELTA_HYSTERESIS,
  1261. + SSB_SPROM8_TEMPDELTA_HYSTERESIS_SHIFT);
  1262. sprom_extract_r458(out, in);
  1263. /* TODO - get remaining rev 8 stuff needed */
  1264. @@ -759,7 +877,6 @@ static void ssb_pci_get_boardinfo(struct
  1265. {
  1266. bi->vendor = bus->host_pci->subsystem_vendor;
  1267. bi->type = bus->host_pci->subsystem_device;
  1268. - bi->rev = bus->host_pci->revision;
  1269. }
  1270. int ssb_pci_get_invariants(struct ssb_bus *bus,
  1271. --- a/drivers/ssb/pcmcia.c
  1272. +++ b/drivers/ssb/pcmcia.c
  1273. @@ -676,14 +676,10 @@ static int ssb_pcmcia_do_get_invariants(
  1274. case SSB_PCMCIA_CIS_ANTGAIN:
  1275. GOTO_ERROR_ON(tuple->TupleDataLen != 2,
  1276. "antg tpl size");
  1277. - sprom->antenna_gain.ghz24.a0 = tuple->TupleData[1];
  1278. - sprom->antenna_gain.ghz24.a1 = tuple->TupleData[1];
  1279. - sprom->antenna_gain.ghz24.a2 = tuple->TupleData[1];
  1280. - sprom->antenna_gain.ghz24.a3 = tuple->TupleData[1];
  1281. - sprom->antenna_gain.ghz5.a0 = tuple->TupleData[1];
  1282. - sprom->antenna_gain.ghz5.a1 = tuple->TupleData[1];
  1283. - sprom->antenna_gain.ghz5.a2 = tuple->TupleData[1];
  1284. - sprom->antenna_gain.ghz5.a3 = tuple->TupleData[1];
  1285. + sprom->antenna_gain.a0 = tuple->TupleData[1];
  1286. + sprom->antenna_gain.a1 = tuple->TupleData[1];
  1287. + sprom->antenna_gain.a2 = tuple->TupleData[1];
  1288. + sprom->antenna_gain.a3 = tuple->TupleData[1];
  1289. break;
  1290. case SSB_PCMCIA_CIS_BFLAGS:
  1291. GOTO_ERROR_ON((tuple->TupleDataLen != 3) &&
  1292. --- a/drivers/ssb/scan.c
  1293. +++ b/drivers/ssb/scan.c
  1294. @@ -90,6 +90,8 @@ const char *ssb_core_name(u16 coreid)
  1295. return "ARM 1176";
  1296. case SSB_DEV_ARM_7TDMI:
  1297. return "ARM 7TDMI";
  1298. + case SSB_DEV_ARM_CM3:
  1299. + return "ARM Cortex M3";
  1300. }
  1301. return "UNKNOWN";
  1302. }
  1303. @@ -318,6 +320,9 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1304. bus->chip_package = 0;
  1305. }
  1306. }
  1307. + ssb_printk(KERN_INFO PFX "Found chip with id 0x%04X, rev 0x%02X and "
  1308. + "package 0x%02X\n", bus->chip_id, bus->chip_rev,
  1309. + bus->chip_package);
  1310. if (!bus->nr_devices)
  1311. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  1312. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  1313. --- a/drivers/ssb/sdio.c
  1314. +++ b/drivers/ssb/sdio.c
  1315. @@ -551,14 +551,10 @@ int ssb_sdio_get_invariants(struct ssb_b
  1316. case SSB_SDIO_CIS_ANTGAIN:
  1317. GOTO_ERROR_ON(tuple->size != 2,
  1318. "antg tpl size");
  1319. - sprom->antenna_gain.ghz24.a0 = tuple->data[1];
  1320. - sprom->antenna_gain.ghz24.a1 = tuple->data[1];
  1321. - sprom->antenna_gain.ghz24.a2 = tuple->data[1];
  1322. - sprom->antenna_gain.ghz24.a3 = tuple->data[1];
  1323. - sprom->antenna_gain.ghz5.a0 = tuple->data[1];
  1324. - sprom->antenna_gain.ghz5.a1 = tuple->data[1];
  1325. - sprom->antenna_gain.ghz5.a2 = tuple->data[1];
  1326. - sprom->antenna_gain.ghz5.a3 = tuple->data[1];
  1327. + sprom->antenna_gain.a0 = tuple->data[1];
  1328. + sprom->antenna_gain.a1 = tuple->data[1];
  1329. + sprom->antenna_gain.a2 = tuple->data[1];
  1330. + sprom->antenna_gain.a3 = tuple->data[1];
  1331. break;
  1332. case SSB_SDIO_CIS_BFLAGS:
  1333. GOTO_ERROR_ON((tuple->size != 3) &&
  1334. --- a/drivers/ssb/ssb_private.h
  1335. +++ b/drivers/ssb/ssb_private.h
  1336. @@ -3,6 +3,7 @@
  1337. #include <linux/ssb/ssb.h>
  1338. #include <linux/types.h>
  1339. +#include <linux/bcm47xx_wdt.h>
  1340. #define PFX "ssb: "
  1341. @@ -207,4 +208,66 @@ static inline void b43_pci_ssb_bridge_ex
  1342. }
  1343. #endif /* CONFIG_SSB_B43_PCI_BRIDGE */
  1344. +/* driver_chipcommon_pmu.c */
  1345. +extern u32 ssb_pmu_get_cpu_clock(struct ssb_chipcommon *cc);
  1346. +extern u32 ssb_pmu_get_controlclock(struct ssb_chipcommon *cc);
  1347. +extern u32 ssb_pmu_get_alp_clock(struct ssb_chipcommon *cc);
  1348. +
  1349. +extern u32 ssb_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt,
  1350. + u32 ticks);
  1351. +extern u32 ssb_chipco_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms);
  1352. +
  1353. +/* driver_chipcommon_sflash.c */
  1354. +#ifdef CONFIG_SSB_SFLASH
  1355. +int ssb_sflash_init(struct ssb_chipcommon *cc);
  1356. +#else
  1357. +static inline int ssb_sflash_init(struct ssb_chipcommon *cc)
  1358. +{
  1359. + pr_err("Serial flash not supported\n");
  1360. + return 0;
  1361. +}
  1362. +#endif /* CONFIG_SSB_SFLASH */
  1363. +
  1364. +#ifdef CONFIG_SSB_DRIVER_EXTIF
  1365. +extern u32 ssb_extif_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt, u32 ticks);
  1366. +extern u32 ssb_extif_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms);
  1367. +#else
  1368. +static inline u32 ssb_extif_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt,
  1369. + u32 ticks)
  1370. +{
  1371. + return 0;
  1372. +}
  1373. +static inline u32 ssb_extif_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt,
  1374. + u32 ms)
  1375. +{
  1376. + return 0;
  1377. +}
  1378. +#endif
  1379. +
  1380. +#ifdef CONFIG_SSB_EMBEDDED
  1381. +extern int ssb_watchdog_register(struct ssb_bus *bus);
  1382. +#else /* CONFIG_SSB_EMBEDDED */
  1383. +static inline int ssb_watchdog_register(struct ssb_bus *bus)
  1384. +{
  1385. + return 0;
  1386. +}
  1387. +#endif /* CONFIG_SSB_EMBEDDED */
  1388. +
  1389. +#ifdef CONFIG_SSB_DRIVER_EXTIF
  1390. +extern void ssb_extif_init(struct ssb_extif *extif);
  1391. +#else
  1392. +static inline void ssb_extif_init(struct ssb_extif *extif)
  1393. +{
  1394. +}
  1395. +#endif
  1396. +
  1397. +#ifdef CONFIG_SSB_DRIVER_GPIO
  1398. +extern int ssb_gpio_init(struct ssb_bus *bus);
  1399. +#else /* CONFIG_SSB_DRIVER_GPIO */
  1400. +static inline int ssb_gpio_init(struct ssb_bus *bus)
  1401. +{
  1402. + return -ENOTSUPP;
  1403. +}
  1404. +#endif /* CONFIG_SSB_DRIVER_GPIO */
  1405. +
  1406. #endif /* LINUX_SSB_PRIVATE_H_ */
  1407. --- a/include/linux/ssb/ssb.h
  1408. +++ b/include/linux/ssb/ssb.h
  1409. @@ -6,8 +6,10 @@
  1410. #include <linux/types.h>
  1411. #include <linux/spinlock.h>
  1412. #include <linux/pci.h>
  1413. +#include <linux/gpio.h>
  1414. #include <linux/mod_devicetable.h>
  1415. #include <linux/dma-mapping.h>
  1416. +#include <linux/platform_device.h>
  1417. #include <linux/ssb/ssb_regs.h>
  1418. @@ -16,6 +18,12 @@ struct pcmcia_device;
  1419. struct ssb_bus;
  1420. struct ssb_driver;
  1421. +struct ssb_sprom_core_pwr_info {
  1422. + u8 itssi_2g, itssi_5g;
  1423. + u8 maxpwr_2g, maxpwr_5gl, maxpwr_5g, maxpwr_5gh;
  1424. + u16 pa_2g[4], pa_5gl[4], pa_5g[4], pa_5gh[4];
  1425. +};
  1426. +
  1427. struct ssb_sprom {
  1428. u8 revision;
  1429. u8 il0mac[6]; /* MAC address for 802.11b/g */
  1430. @@ -26,9 +34,12 @@ struct ssb_sprom {
  1431. u8 et0mdcport; /* MDIO for enet0 */
  1432. u8 et1mdcport; /* MDIO for enet1 */
  1433. u16 board_rev; /* Board revision number from SPROM. */
  1434. + u16 board_num; /* Board number from SPROM. */
  1435. + u16 board_type; /* Board type from SPROM. */
  1436. u8 country_code; /* Country Code */
  1437. - u16 leddc_on_time; /* LED Powersave Duty Cycle On Count */
  1438. - u16 leddc_off_time; /* LED Powersave Duty Cycle Off Count */
  1439. + char alpha2[2]; /* Country Code as two chars like EU or US */
  1440. + u8 leddc_on_time; /* LED Powersave Duty Cycle On Count */
  1441. + u8 leddc_off_time; /* LED Powersave Duty Cycle Off Count */
  1442. u8 ant_available_a; /* 2GHz antenna available bits (up to 4) */
  1443. u8 ant_available_bg; /* 5GHz antenna available bits (up to 4) */
  1444. u16 pa0b0;
  1445. @@ -47,10 +58,10 @@ struct ssb_sprom {
  1446. u8 gpio1; /* GPIO pin 1 */
  1447. u8 gpio2; /* GPIO pin 2 */
  1448. u8 gpio3; /* GPIO pin 3 */
  1449. - u16 maxpwr_bg; /* 2.4GHz Amplifier Max Power (in dBm Q5.2) */
  1450. - u16 maxpwr_al; /* 5.2GHz Amplifier Max Power (in dBm Q5.2) */
  1451. - u16 maxpwr_a; /* 5.3GHz Amplifier Max Power (in dBm Q5.2) */
  1452. - u16 maxpwr_ah; /* 5.8GHz Amplifier Max Power (in dBm Q5.2) */
  1453. + u8 maxpwr_bg; /* 2.4GHz Amplifier Max Power (in dBm Q5.2) */
  1454. + u8 maxpwr_al; /* 5.2GHz Amplifier Max Power (in dBm Q5.2) */
  1455. + u8 maxpwr_a; /* 5.3GHz Amplifier Max Power (in dBm Q5.2) */
  1456. + u8 maxpwr_ah; /* 5.8GHz Amplifier Max Power (in dBm Q5.2) */
  1457. u8 itssi_a; /* Idle TSSI Target for A-PHY */
  1458. u8 itssi_bg; /* Idle TSSI Target for B/G-PHY */
  1459. u8 tri2g; /* 2.4GHz TX isolation */
  1460. @@ -61,8 +72,8 @@ struct ssb_sprom {
  1461. u8 txpid5gl[4]; /* 4.9 - 5.1GHz TX power index */
  1462. u8 txpid5g[4]; /* 5.1 - 5.5GHz TX power index */
  1463. u8 txpid5gh[4]; /* 5.5 - ...GHz TX power index */
  1464. - u8 rxpo2g; /* 2GHz RX power offset */
  1465. - u8 rxpo5g; /* 5GHz RX power offset */
  1466. + s8 rxpo2g; /* 2GHz RX power offset */
  1467. + s8 rxpo5g; /* 5GHz RX power offset */
  1468. u8 rssisav2g; /* 2GHz RSSI params */
  1469. u8 rssismc2g;
  1470. u8 rssismf2g;
  1471. @@ -82,16 +93,13 @@ struct ssb_sprom {
  1472. u16 boardflags2_hi; /* Board flags (bits 48-63) */
  1473. /* TODO store board flags in a single u64 */
  1474. + struct ssb_sprom_core_pwr_info core_pwr_info[4];
  1475. +
  1476. /* Antenna gain values for up to 4 antennas
  1477. * on each band. Values in dBm/4 (Q5.2). Negative gain means the
  1478. * loss in the connectors is bigger than the gain. */
  1479. struct {
  1480. - struct {
  1481. - s8 a0, a1, a2, a3;
  1482. - } ghz24; /* 2.4GHz band */
  1483. - struct {
  1484. - s8 a0, a1, a2, a3;
  1485. - } ghz5; /* 5GHz band */
  1486. + s8 a0, a1, a2, a3;
  1487. } antenna_gain;
  1488. struct {
  1489. @@ -103,14 +111,85 @@ struct ssb_sprom {
  1490. } ghz5;
  1491. } fem;
  1492. - /* TODO - add any parameters needed from rev 2, 3, 4, 5 or 8 SPROMs */
  1493. + u16 mcs2gpo[8];
  1494. + u16 mcs5gpo[8];
  1495. + u16 mcs5glpo[8];
  1496. + u16 mcs5ghpo[8];
  1497. + u8 opo;
  1498. +
  1499. + u8 rxgainerr2ga[3];
  1500. + u8 rxgainerr5gla[3];
  1501. + u8 rxgainerr5gma[3];
  1502. + u8 rxgainerr5gha[3];
  1503. + u8 rxgainerr5gua[3];
  1504. +
  1505. + u8 noiselvl2ga[3];
  1506. + u8 noiselvl5gla[3];
  1507. + u8 noiselvl5gma[3];
  1508. + u8 noiselvl5gha[3];
  1509. + u8 noiselvl5gua[3];
  1510. +
  1511. + u8 regrev;
  1512. + u8 txchain;
  1513. + u8 rxchain;
  1514. + u8 antswitch;
  1515. + u16 cddpo;
  1516. + u16 stbcpo;
  1517. + u16 bw40po;
  1518. + u16 bwduppo;
  1519. +
  1520. + u8 tempthresh;
  1521. + u8 tempoffset;
  1522. + u16 rawtempsense;
  1523. + u8 measpower;
  1524. + u8 tempsense_slope;
  1525. + u8 tempcorrx;
  1526. + u8 tempsense_option;
  1527. + u8 freqoffset_corr;
  1528. + u8 iqcal_swp_dis;
  1529. + u8 hw_iqcal_en;
  1530. + u8 elna2g;
  1531. + u8 elna5g;
  1532. + u8 phycal_tempdelta;
  1533. + u8 temps_period;
  1534. + u8 temps_hysteresis;
  1535. + u8 measpower1;
  1536. + u8 measpower2;
  1537. + u8 pcieingress_war;
  1538. +
  1539. + /* power per rate from sromrev 9 */
  1540. + u16 cckbw202gpo;
  1541. + u16 cckbw20ul2gpo;
  1542. + u32 legofdmbw202gpo;
  1543. + u32 legofdmbw20ul2gpo;
  1544. + u32 legofdmbw205glpo;
  1545. + u32 legofdmbw20ul5glpo;
  1546. + u32 legofdmbw205gmpo;
  1547. + u32 legofdmbw20ul5gmpo;
  1548. + u32 legofdmbw205ghpo;
  1549. + u32 legofdmbw20ul5ghpo;
  1550. + u32 mcsbw202gpo;
  1551. + u32 mcsbw20ul2gpo;
  1552. + u32 mcsbw402gpo;
  1553. + u32 mcsbw205glpo;
  1554. + u32 mcsbw20ul5glpo;
  1555. + u32 mcsbw405glpo;
  1556. + u32 mcsbw205gmpo;
  1557. + u32 mcsbw20ul5gmpo;
  1558. + u32 mcsbw405gmpo;
  1559. + u32 mcsbw205ghpo;
  1560. + u32 mcsbw20ul5ghpo;
  1561. + u32 mcsbw405ghpo;
  1562. + u16 mcs32po;
  1563. + u16 legofdm40duppo;
  1564. + u8 sar2g;
  1565. + u8 sar5g;
  1566. };
  1567. /* Information about the PCB the circuitry is soldered on. */
  1568. struct ssb_boardinfo {
  1569. u16 vendor;
  1570. u16 type;
  1571. - u8 rev;
  1572. };
  1573. @@ -166,6 +245,7 @@ struct ssb_bus_ops {
  1574. #define SSB_DEV_MINI_MACPHY 0x823
  1575. #define SSB_DEV_ARM_1176 0x824
  1576. #define SSB_DEV_ARM_7TDMI 0x825
  1577. +#define SSB_DEV_ARM_CM3 0x82A
  1578. /* Vendor-ID values */
  1579. #define SSB_VENDOR_BROADCOM 0x4243
  1580. @@ -354,7 +434,11 @@ struct ssb_bus {
  1581. #ifdef CONFIG_SSB_EMBEDDED
  1582. /* Lock for GPIO register access. */
  1583. spinlock_t gpio_lock;
  1584. + struct platform_device *watchdog;
  1585. #endif /* EMBEDDED */
  1586. +#ifdef CONFIG_SSB_DRIVER_GPIO
  1587. + struct gpio_chip gpio;
  1588. +#endif /* DRIVER_GPIO */
  1589. /* Internal-only stuff follows. Do not touch. */
  1590. struct list_head list;
  1591. --- a/include/linux/ssb/ssb_driver_chipcommon.h
  1592. +++ b/include/linux/ssb/ssb_driver_chipcommon.h
  1593. @@ -219,6 +219,7 @@
  1594. #define SSB_CHIPCO_PMU_CTL 0x0600 /* PMU control */
  1595. #define SSB_CHIPCO_PMU_CTL_ILP_DIV 0xFFFF0000 /* ILP div mask */
  1596. #define SSB_CHIPCO_PMU_CTL_ILP_DIV_SHIFT 16
  1597. +#define SSB_CHIPCO_PMU_CTL_PLL_UPD 0x00000400
  1598. #define SSB_CHIPCO_PMU_CTL_NOILPONW 0x00000200 /* No ILP on wait */
  1599. #define SSB_CHIPCO_PMU_CTL_HTREQEN 0x00000100 /* HT req enable */
  1600. #define SSB_CHIPCO_PMU_CTL_ALPREQEN 0x00000080 /* ALP req enable */
  1601. @@ -504,7 +505,9 @@
  1602. #define SSB_CHIPCO_FLASHCTL_ST_SE 0x02D8 /* Sector Erase */
  1603. #define SSB_CHIPCO_FLASHCTL_ST_BE 0x00C7 /* Bulk Erase */
  1604. #define SSB_CHIPCO_FLASHCTL_ST_DP 0x00B9 /* Deep Power-down */
  1605. -#define SSB_CHIPCO_FLASHCTL_ST_RSIG 0x03AB /* Read Electronic Signature */
  1606. +#define SSB_CHIPCO_FLASHCTL_ST_RES 0x03AB /* Read Electronic Signature */
  1607. +#define SSB_CHIPCO_FLASHCTL_ST_CSA 0x1000 /* Keep chip select asserted */
  1608. +#define SSB_CHIPCO_FLASHCTL_ST_SSE 0x0220 /* Sub-sector Erase */
  1609. /* Status register bits for ST flashes */
  1610. #define SSB_CHIPCO_FLASHSTA_ST_WIP 0x01 /* Write In Progress */
  1611. @@ -588,7 +591,10 @@ struct ssb_chipcommon {
  1612. u32 status;
  1613. /* Fast Powerup Delay constant */
  1614. u16 fast_pwrup_delay;
  1615. + spinlock_t gpio_lock;
  1616. struct ssb_chipcommon_pmu pmu;
  1617. + u32 ticks_per_ms;
  1618. + u32 max_timer_ms;
  1619. };
  1620. static inline bool ssb_chipco_available(struct ssb_chipcommon *cc)
  1621. @@ -628,8 +634,7 @@ enum ssb_clkmode {
  1622. extern void ssb_chipco_set_clockmode(struct ssb_chipcommon *cc,
  1623. enum ssb_clkmode mode);
  1624. -extern void ssb_chipco_watchdog_timer_set(struct ssb_chipcommon *cc,
  1625. - u32 ticks);
  1626. +extern u32 ssb_chipco_watchdog_timer_set(struct ssb_chipcommon *cc, u32 ticks);
  1627. void ssb_chipco_irq_mask(struct ssb_chipcommon *cc, u32 mask, u32 value);
  1628. @@ -642,6 +647,8 @@ u32 ssb_chipco_gpio_outen(struct ssb_chi
  1629. u32 ssb_chipco_gpio_control(struct ssb_chipcommon *cc, u32 mask, u32 value);
  1630. u32 ssb_chipco_gpio_intmask(struct ssb_chipcommon *cc, u32 mask, u32 value);
  1631. u32 ssb_chipco_gpio_polarity(struct ssb_chipcommon *cc, u32 mask, u32 value);
  1632. +u32 ssb_chipco_gpio_pullup(struct ssb_chipcommon *cc, u32 mask, u32 value);
  1633. +u32 ssb_chipco_gpio_pulldown(struct ssb_chipcommon *cc, u32 mask, u32 value);
  1634. #ifdef CONFIG_SSB_SERIAL
  1635. extern int ssb_chipco_serial_init(struct ssb_chipcommon *cc,
  1636. @@ -661,5 +668,6 @@ enum ssb_pmu_ldo_volt_id {
  1637. void ssb_pmu_set_ldo_voltage(struct ssb_chipcommon *cc,
  1638. enum ssb_pmu_ldo_volt_id id, u32 voltage);
  1639. void ssb_pmu_set_ldo_paref(struct ssb_chipcommon *cc, bool on);
  1640. +void ssb_pmu_spuravoid_pllupdate(struct ssb_chipcommon *cc, int spuravoid);
  1641. #endif /* LINUX_SSB_CHIPCO_H_ */
  1642. --- a/include/linux/ssb/ssb_driver_extif.h
  1643. +++ b/include/linux/ssb/ssb_driver_extif.h
  1644. @@ -152,12 +152,16 @@
  1645. /* watchdog */
  1646. #define SSB_EXTIF_WATCHDOG_CLK 48000000 /* Hz */
  1647. +#define SSB_EXTIF_WATCHDOG_MAX_TIMER ((1 << 28) - 1)
  1648. +#define SSB_EXTIF_WATCHDOG_MAX_TIMER_MS (SSB_EXTIF_WATCHDOG_MAX_TIMER \
  1649. + / (SSB_EXTIF_WATCHDOG_CLK / 1000))
  1650. #ifdef CONFIG_SSB_DRIVER_EXTIF
  1651. struct ssb_extif {
  1652. struct ssb_device *dev;
  1653. + spinlock_t gpio_lock;
  1654. };
  1655. static inline bool ssb_extif_available(struct ssb_extif *extif)
  1656. @@ -171,8 +175,7 @@ extern void ssb_extif_get_clockcontrol(s
  1657. extern void ssb_extif_timing_init(struct ssb_extif *extif,
  1658. unsigned long ns);
  1659. -extern void ssb_extif_watchdog_timer_set(struct ssb_extif *extif,
  1660. - u32 ticks);
  1661. +extern u32 ssb_extif_watchdog_timer_set(struct ssb_extif *extif, u32 ticks);
  1662. /* Extif GPIO pin access */
  1663. u32 ssb_extif_gpio_in(struct ssb_extif *extif, u32 mask);
  1664. @@ -205,10 +208,52 @@ void ssb_extif_get_clockcontrol(struct s
  1665. }
  1666. static inline
  1667. -void ssb_extif_watchdog_timer_set(struct ssb_extif *extif,
  1668. - u32 ticks)
  1669. +void ssb_extif_timing_init(struct ssb_extif *extif, unsigned long ns)
  1670. {
  1671. }
  1672. +static inline
  1673. +u32 ssb_extif_watchdog_timer_set(struct ssb_extif *extif, u32 ticks)
  1674. +{
  1675. + return 0;
  1676. +}
  1677. +
  1678. +static inline u32 ssb_extif_gpio_in(struct ssb_extif *extif, u32 mask)
  1679. +{
  1680. + return 0;
  1681. +}
  1682. +
  1683. +static inline u32 ssb_extif_gpio_out(struct ssb_extif *extif, u32 mask,
  1684. + u32 value)
  1685. +{
  1686. + return 0;
  1687. +}
  1688. +
  1689. +static inline u32 ssb_extif_gpio_outen(struct ssb_extif *extif, u32 mask,
  1690. + u32 value)
  1691. +{
  1692. + return 0;
  1693. +}
  1694. +
  1695. +static inline u32 ssb_extif_gpio_polarity(struct ssb_extif *extif, u32 mask,
  1696. + u32 value)
  1697. +{
  1698. + return 0;
  1699. +}
  1700. +
  1701. +static inline u32 ssb_extif_gpio_intmask(struct ssb_extif *extif, u32 mask,
  1702. + u32 value)
  1703. +{
  1704. + return 0;
  1705. +}
  1706. +
  1707. +#ifdef CONFIG_SSB_SERIAL
  1708. +static inline int ssb_extif_serial_init(struct ssb_extif *extif,
  1709. + struct ssb_serial_port *ports)
  1710. +{
  1711. + return 0;
  1712. +}
  1713. +#endif /* CONFIG_SSB_SERIAL */
  1714. +
  1715. #endif /* CONFIG_SSB_DRIVER_EXTIF */
  1716. #endif /* LINUX_SSB_EXTIFCORE_H_ */
  1717. --- a/include/linux/ssb/ssb_driver_gige.h
  1718. +++ b/include/linux/ssb/ssb_driver_gige.h
  1719. @@ -2,6 +2,7 @@
  1720. #define LINUX_SSB_DRIVER_GIGE_H_
  1721. #include <linux/ssb/ssb.h>
  1722. +#include <linux/bug.h>
  1723. #include <linux/pci.h>
  1724. #include <linux/spinlock.h>
  1725. --- a/include/linux/ssb/ssb_driver_mips.h
  1726. +++ b/include/linux/ssb/ssb_driver_mips.h
  1727. @@ -13,6 +13,12 @@ struct ssb_serial_port {
  1728. unsigned int reg_shift;
  1729. };
  1730. +struct ssb_pflash {
  1731. + bool present;
  1732. + u8 buswidth;
  1733. + u32 window;
  1734. + u32 window_size;
  1735. +};
  1736. struct ssb_mipscore {
  1737. struct ssb_device *dev;
  1738. @@ -20,9 +26,7 @@ struct ssb_mipscore {
  1739. int nr_serial_ports;
  1740. struct ssb_serial_port serial_ports[4];
  1741. - u8 flash_buswidth;
  1742. - u32 flash_window;
  1743. - u32 flash_window_size;
  1744. + struct ssb_pflash pflash;
  1745. };
  1746. extern void ssb_mipscore_init(struct ssb_mipscore *mcore);
  1747. --- a/include/linux/ssb/ssb_regs.h
  1748. +++ b/include/linux/ssb/ssb_regs.h
  1749. @@ -228,6 +228,7 @@
  1750. #define SSB_SPROM1_AGAIN_BG_SHIFT 0
  1751. #define SSB_SPROM1_AGAIN_A 0xFF00 /* A-PHY */
  1752. #define SSB_SPROM1_AGAIN_A_SHIFT 8
  1753. +#define SSB_SPROM1_CCODE 0x0076
  1754. /* SPROM Revision 2 (inherits from rev 1) */
  1755. #define SSB_SPROM2_BFLHI 0x0038 /* Boardflags (high 16 bits) */
  1756. @@ -267,6 +268,7 @@
  1757. #define SSB_SPROM3_OFDMGPO 0x107A /* G-PHY OFDM Power Offset (4 bytes, BigEndian) */
  1758. /* SPROM Revision 4 */
  1759. +#define SSB_SPROM4_BOARDREV 0x0042 /* Board revision */
  1760. #define SSB_SPROM4_BFLLO 0x0044 /* Boardflags (low 16 bits) */
  1761. #define SSB_SPROM4_BFLHI 0x0046 /* Board Flags Hi */
  1762. #define SSB_SPROM4_BFL2LO 0x0048 /* Board flags 2 (low 16 bits) */
  1763. @@ -287,11 +289,11 @@
  1764. #define SSB_SPROM4_ETHPHY_ET1A_SHIFT 5
  1765. #define SSB_SPROM4_ETHPHY_ET0M (1<<14) /* MDIO for enet0 */
  1766. #define SSB_SPROM4_ETHPHY_ET1M (1<<15) /* MDIO for enet1 */
  1767. -#define SSB_SPROM4_ANTAVAIL 0x005D /* Antenna available bitfields */
  1768. -#define SSB_SPROM4_ANTAVAIL_A 0x00FF /* A-PHY bitfield */
  1769. -#define SSB_SPROM4_ANTAVAIL_A_SHIFT 0
  1770. -#define SSB_SPROM4_ANTAVAIL_BG 0xFF00 /* B-PHY and G-PHY bitfield */
  1771. -#define SSB_SPROM4_ANTAVAIL_BG_SHIFT 8
  1772. +#define SSB_SPROM4_ANTAVAIL 0x005C /* Antenna available bitfields */
  1773. +#define SSB_SPROM4_ANTAVAIL_BG 0x00FF /* B-PHY and G-PHY bitfield */
  1774. +#define SSB_SPROM4_ANTAVAIL_BG_SHIFT 0
  1775. +#define SSB_SPROM4_ANTAVAIL_A 0xFF00 /* A-PHY bitfield */
  1776. +#define SSB_SPROM4_ANTAVAIL_A_SHIFT 8
  1777. #define SSB_SPROM4_AGAIN01 0x005E /* Antenna Gain (in dBm Q5.2) */
  1778. #define SSB_SPROM4_AGAIN0 0x00FF /* Antenna 0 */
  1779. #define SSB_SPROM4_AGAIN0_SHIFT 0
  1780. @@ -389,6 +391,11 @@
  1781. #define SSB_SPROM8_GPIOB_P2 0x00FF /* Pin 2 */
  1782. #define SSB_SPROM8_GPIOB_P3 0xFF00 /* Pin 3 */
  1783. #define SSB_SPROM8_GPIOB_P3_SHIFT 8
  1784. +#define SSB_SPROM8_LEDDC 0x009A
  1785. +#define SSB_SPROM8_LEDDC_ON 0xFF00 /* oncount */
  1786. +#define SSB_SPROM8_LEDDC_ON_SHIFT 8
  1787. +#define SSB_SPROM8_LEDDC_OFF 0x00FF /* offcount */
  1788. +#define SSB_SPROM8_LEDDC_OFF_SHIFT 0
  1789. #define SSB_SPROM8_ANTAVAIL 0x009C /* Antenna available bitfields*/
  1790. #define SSB_SPROM8_ANTAVAIL_A 0xFF00 /* A-PHY bitfield */
  1791. #define SSB_SPROM8_ANTAVAIL_A_SHIFT 8
  1792. @@ -404,6 +411,13 @@
  1793. #define SSB_SPROM8_AGAIN2_SHIFT 0
  1794. #define SSB_SPROM8_AGAIN3 0xFF00 /* Antenna 3 */
  1795. #define SSB_SPROM8_AGAIN3_SHIFT 8
  1796. +#define SSB_SPROM8_TXRXC 0x00A2
  1797. +#define SSB_SPROM8_TXRXC_TXCHAIN 0x000f
  1798. +#define SSB_SPROM8_TXRXC_TXCHAIN_SHIFT 0
  1799. +#define SSB_SPROM8_TXRXC_RXCHAIN 0x00f0
  1800. +#define SSB_SPROM8_TXRXC_RXCHAIN_SHIFT 4
  1801. +#define SSB_SPROM8_TXRXC_SWITCH 0xff00
  1802. +#define SSB_SPROM8_TXRXC_SWITCH_SHIFT 8
  1803. #define SSB_SPROM8_RSSIPARM2G 0x00A4 /* RSSI params for 2GHz */
  1804. #define SSB_SPROM8_RSSISMF2G 0x000F
  1805. #define SSB_SPROM8_RSSISMC2G 0x00F0
  1806. @@ -430,6 +444,7 @@
  1807. #define SSB_SPROM8_TRI5GH_SHIFT 8
  1808. #define SSB_SPROM8_RXPO 0x00AC /* RX power offsets */
  1809. #define SSB_SPROM8_RXPO2G 0x00FF /* 2GHz RX power offset */
  1810. +#define SSB_SPROM8_RXPO2G_SHIFT 0
  1811. #define SSB_SPROM8_RXPO5G 0xFF00 /* 5GHz RX power offset */
  1812. #define SSB_SPROM8_RXPO5G_SHIFT 8
  1813. #define SSB_SPROM8_FEM2G 0x00AE
  1814. @@ -445,10 +460,71 @@
  1815. #define SSB_SROM8_FEM_ANTSWLUT 0xF800
  1816. #define SSB_SROM8_FEM_ANTSWLUT_SHIFT 11
  1817. #define SSB_SPROM8_THERMAL 0x00B2
  1818. -#define SSB_SPROM8_MPWR_RAWTS 0x00B4
  1819. -#define SSB_SPROM8_TS_SLP_OPT_CORRX 0x00B6
  1820. -#define SSB_SPROM8_FOC_HWIQ_IQSWP 0x00B8
  1821. -#define SSB_SPROM8_PHYCAL_TEMPDELTA 0x00BA
  1822. +#define SSB_SPROM8_THERMAL_OFFSET 0x00ff
  1823. +#define SSB_SPROM8_THERMAL_OFFSET_SHIFT 0
  1824. +#define SSB_SPROM8_THERMAL_TRESH 0xff00
  1825. +#define SSB_SPROM8_THERMAL_TRESH_SHIFT 8
  1826. +/* Temp sense related entries */
  1827. +#define SSB_SPROM8_RAWTS 0x00B4
  1828. +#define SSB_SPROM8_RAWTS_RAWTEMP 0x01ff
  1829. +#define SSB_SPROM8_RAWTS_RAWTEMP_SHIFT 0
  1830. +#define SSB_SPROM8_RAWTS_MEASPOWER 0xfe00
  1831. +#define SSB_SPROM8_RAWTS_MEASPOWER_SHIFT 9
  1832. +#define SSB_SPROM8_OPT_CORRX 0x00B6
  1833. +#define SSB_SPROM8_OPT_CORRX_TEMP_SLOPE 0x00ff
  1834. +#define SSB_SPROM8_OPT_CORRX_TEMP_SLOPE_SHIFT 0
  1835. +#define SSB_SPROM8_OPT_CORRX_TEMPCORRX 0xfc00
  1836. +#define SSB_SPROM8_OPT_CORRX_TEMPCORRX_SHIFT 10
  1837. +#define SSB_SPROM8_OPT_CORRX_TEMP_OPTION 0x0300
  1838. +#define SSB_SPROM8_OPT_CORRX_TEMP_OPTION_SHIFT 8
  1839. +/* FOC: freiquency offset correction, HWIQ: H/W IOCAL enable, IQSWP: IQ CAL swap disable */
  1840. +#define SSB_SPROM8_HWIQ_IQSWP 0x00B8
  1841. +#define SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR 0x000f
  1842. +#define SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR_SHIFT 0
  1843. +#define SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP 0x0010
  1844. +#define SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP_SHIFT 4
  1845. +#define SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL 0x0020
  1846. +#define SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL_SHIFT 5
  1847. +#define SSB_SPROM8_TEMPDELTA 0x00BC
  1848. +#define SSB_SPROM8_TEMPDELTA_PHYCAL 0x00ff
  1849. +#define SSB_SPROM8_TEMPDELTA_PHYCAL_SHIFT 0
  1850. +#define SSB_SPROM8_TEMPDELTA_PERIOD 0x0f00
  1851. +#define SSB_SPROM8_TEMPDELTA_PERIOD_SHIFT 8
  1852. +#define SSB_SPROM8_TEMPDELTA_HYSTERESIS 0xf000
  1853. +#define SSB_SPROM8_TEMPDELTA_HYSTERESIS_SHIFT 12
  1854. +
  1855. +/* There are 4 blocks with power info sharing the same layout */
  1856. +#define SSB_SROM8_PWR_INFO_CORE0 0x00C0
  1857. +#define SSB_SROM8_PWR_INFO_CORE1 0x00E0
  1858. +#define SSB_SROM8_PWR_INFO_CORE2 0x0100
  1859. +#define SSB_SROM8_PWR_INFO_CORE3 0x0120
  1860. +
  1861. +#define SSB_SROM8_2G_MAXP_ITSSI 0x00
  1862. +#define SSB_SPROM8_2G_MAXP 0x00FF
  1863. +#define SSB_SPROM8_2G_ITSSI 0xFF00
  1864. +#define SSB_SPROM8_2G_ITSSI_SHIFT 8
  1865. +#define SSB_SROM8_2G_PA_0 0x02 /* 2GHz power amp settings */
  1866. +#define SSB_SROM8_2G_PA_1 0x04
  1867. +#define SSB_SROM8_2G_PA_2 0x06
  1868. +#define SSB_SROM8_5G_MAXP_ITSSI 0x08 /* 5GHz ITSSI and 5.3GHz Max Power */
  1869. +#define SSB_SPROM8_5G_MAXP 0x00FF
  1870. +#define SSB_SPROM8_5G_ITSSI 0xFF00
  1871. +#define SSB_SPROM8_5G_ITSSI_SHIFT 8
  1872. +#define SSB_SPROM8_5GHL_MAXP 0x0A /* 5.2GHz and 5.8GHz Max Power */
  1873. +#define SSB_SPROM8_5GH_MAXP 0x00FF
  1874. +#define SSB_SPROM8_5GL_MAXP 0xFF00
  1875. +#define SSB_SPROM8_5GL_MAXP_SHIFT 8
  1876. +#define SSB_SROM8_5G_PA_0 0x0C /* 5.3GHz power amp settings */
  1877. +#define SSB_SROM8_5G_PA_1 0x0E
  1878. +#define SSB_SROM8_5G_PA_2 0x10
  1879. +#define SSB_SROM8_5GL_PA_0 0x12 /* 5.2GHz power amp settings */
  1880. +#define SSB_SROM8_5GL_PA_1 0x14
  1881. +#define SSB_SROM8_5GL_PA_2 0x16
  1882. +#define SSB_SROM8_5GH_PA_0 0x18 /* 5.8GHz power amp settings */
  1883. +#define SSB_SROM8_5GH_PA_1 0x1A
  1884. +#define SSB_SROM8_5GH_PA_2 0x1C
  1885. +
  1886. +/* TODO: Make it deprecated */
  1887. #define SSB_SPROM8_MAXP_BG 0x00C0 /* Max Power 2GHz in path 1 */
  1888. #define SSB_SPROM8_MAXP_BG_MASK 0x00FF /* Mask for Max Power 2GHz */
  1889. #define SSB_SPROM8_ITSSI_BG 0xFF00 /* Mask for path 1 itssi_bg */
  1890. @@ -473,12 +549,23 @@
  1891. #define SSB_SPROM8_PA1HIB0 0x00D8 /* 5.8GHz power amp settings */
  1892. #define SSB_SPROM8_PA1HIB1 0x00DA
  1893. #define SSB_SPROM8_PA1HIB2 0x00DC
  1894. +
  1895. #define SSB_SPROM8_CCK2GPO 0x0140 /* CCK power offset */
  1896. #define SSB_SPROM8_OFDM2GPO 0x0142 /* 2.4GHz OFDM power offset */
  1897. #define SSB_SPROM8_OFDM5GPO 0x0146 /* 5.3GHz OFDM power offset */
  1898. #define SSB_SPROM8_OFDM5GLPO 0x014A /* 5.2GHz OFDM power offset */
  1899. #define SSB_SPROM8_OFDM5GHPO 0x014E /* 5.8GHz OFDM power offset */
  1900. +#define SSB_SPROM8_2G_MCSPO 0x0152
  1901. +#define SSB_SPROM8_5G_MCSPO 0x0162
  1902. +#define SSB_SPROM8_5GL_MCSPO 0x0172
  1903. +#define SSB_SPROM8_5GH_MCSPO 0x0182
  1904. +
  1905. +#define SSB_SPROM8_CDDPO 0x0192
  1906. +#define SSB_SPROM8_STBCPO 0x0194
  1907. +#define SSB_SPROM8_BW40PO 0x0196
  1908. +#define SSB_SPROM8_BWDUPPO 0x0198
  1909. +
  1910. /* Values for boardflags_lo read from SPROM */
  1911. #define SSB_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  1912. #define SSB_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  1913. --- /dev/null
  1914. +++ b/include/linux/bcm47xx_wdt.h
  1915. @@ -0,0 +1,19 @@
  1916. +#ifndef LINUX_BCM47XX_WDT_H_
  1917. +#define LINUX_BCM47XX_WDT_H_
  1918. +
  1919. +#include <linux/types.h>
  1920. +
  1921. +
  1922. +struct bcm47xx_wdt {
  1923. + u32 (*timer_set)(struct bcm47xx_wdt *, u32);
  1924. + u32 (*timer_set_ms)(struct bcm47xx_wdt *, u32);
  1925. + u32 max_timer_ms;
  1926. +
  1927. + void *driver_data;
  1928. +};
  1929. +
  1930. +static inline void *bcm47xx_wdt_get_drvdata(struct bcm47xx_wdt *wdt)
  1931. +{
  1932. + return wdt->driver_data;
  1933. +}
  1934. +#endif /* LINUX_BCM47XX_WDT_H_ */
  1935. --- a/drivers/net/wireless/b43/phy_n.c
  1936. +++ b/drivers/net/wireless/b43/phy_n.c
  1937. @@ -4259,7 +4259,8 @@ static void b43_nphy_pmu_spur_avoid(stru
  1938. #endif
  1939. #ifdef CONFIG_B43_SSB
  1940. case B43_BUS_SSB:
  1941. - /* FIXME */
  1942. + ssb_pmu_spuravoid_pllupdate(&dev->dev->sdev->bus->chipco,
  1943. + avoid);
  1944. break;
  1945. #endif
  1946. }