rtl8366s.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194
  1. /*
  2. * Platform driver for the Realtek RTL8366S ethernet switch
  3. *
  4. * Copyright (C) 2009-2010 Gabor Juhos <[email protected]>
  5. * Copyright (C) 2010 Antti Seppälä <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/skbuff.h>
  17. #include <linux/rtl8366s.h>
  18. #include "rtl8366_smi.h"
  19. #define RTL8366S_DRIVER_DESC "Realtek RTL8366S ethernet switch driver"
  20. #define RTL8366S_DRIVER_VER "0.2.2"
  21. #define RTL8366S_PHY_NO_MAX 4
  22. #define RTL8366S_PHY_PAGE_MAX 7
  23. #define RTL8366S_PHY_ADDR_MAX 31
  24. /* Switch Global Configuration register */
  25. #define RTL8366S_SGCR 0x0000
  26. #define RTL8366S_SGCR_EN_BC_STORM_CTRL BIT(0)
  27. #define RTL8366S_SGCR_MAX_LENGTH(_x) (_x << 4)
  28. #define RTL8366S_SGCR_MAX_LENGTH_MASK RTL8366S_SGCR_MAX_LENGTH(0x3)
  29. #define RTL8366S_SGCR_MAX_LENGTH_1522 RTL8366S_SGCR_MAX_LENGTH(0x0)
  30. #define RTL8366S_SGCR_MAX_LENGTH_1536 RTL8366S_SGCR_MAX_LENGTH(0x1)
  31. #define RTL8366S_SGCR_MAX_LENGTH_1552 RTL8366S_SGCR_MAX_LENGTH(0x2)
  32. #define RTL8366S_SGCR_MAX_LENGTH_16000 RTL8366S_SGCR_MAX_LENGTH(0x3)
  33. #define RTL8366S_SGCR_EN_VLAN BIT(13)
  34. /* Port Enable Control register */
  35. #define RTL8366S_PECR 0x0001
  36. /* Switch Security Control registers */
  37. #define RTL8366S_SSCR0 0x0002
  38. #define RTL8366S_SSCR1 0x0003
  39. #define RTL8366S_SSCR2 0x0004
  40. #define RTL8366S_SSCR2_DROP_UNKNOWN_DA BIT(0)
  41. #define RTL8366S_RESET_CTRL_REG 0x0100
  42. #define RTL8366S_CHIP_CTRL_RESET_HW 1
  43. #define RTL8366S_CHIP_CTRL_RESET_SW (1 << 1)
  44. #define RTL8366S_CHIP_VERSION_CTRL_REG 0x0104
  45. #define RTL8366S_CHIP_VERSION_MASK 0xf
  46. #define RTL8366S_CHIP_ID_REG 0x0105
  47. #define RTL8366S_CHIP_ID_8366 0x8366
  48. /* PHY registers control */
  49. #define RTL8366S_PHY_ACCESS_CTRL_REG 0x8028
  50. #define RTL8366S_PHY_ACCESS_DATA_REG 0x8029
  51. #define RTL8366S_PHY_CTRL_READ 1
  52. #define RTL8366S_PHY_CTRL_WRITE 0
  53. #define RTL8366S_PHY_REG_MASK 0x1f
  54. #define RTL8366S_PHY_PAGE_OFFSET 5
  55. #define RTL8366S_PHY_PAGE_MASK (0x7 << 5)
  56. #define RTL8366S_PHY_NO_OFFSET 9
  57. #define RTL8366S_PHY_NO_MASK (0x1f << 9)
  58. /* LED control registers */
  59. #define RTL8366S_LED_BLINKRATE_REG 0x0420
  60. #define RTL8366S_LED_BLINKRATE_BIT 0
  61. #define RTL8366S_LED_BLINKRATE_MASK 0x0007
  62. #define RTL8366S_LED_CTRL_REG 0x0421
  63. #define RTL8366S_LED_0_1_CTRL_REG 0x0422
  64. #define RTL8366S_LED_2_3_CTRL_REG 0x0423
  65. #define RTL8366S_MIB_COUNT 33
  66. #define RTL8366S_GLOBAL_MIB_COUNT 1
  67. #define RTL8366S_MIB_COUNTER_PORT_OFFSET 0x0040
  68. #define RTL8366S_MIB_COUNTER_BASE 0x1000
  69. #define RTL8366S_MIB_COUNTER_PORT_OFFSET2 0x0008
  70. #define RTL8366S_MIB_COUNTER_BASE2 0x1180
  71. #define RTL8366S_MIB_CTRL_REG 0x11F0
  72. #define RTL8366S_MIB_CTRL_USER_MASK 0x01FF
  73. #define RTL8366S_MIB_CTRL_BUSY_MASK 0x0001
  74. #define RTL8366S_MIB_CTRL_RESET_MASK 0x0002
  75. #define RTL8366S_MIB_CTRL_GLOBAL_RESET_MASK 0x0004
  76. #define RTL8366S_MIB_CTRL_PORT_RESET_BIT 0x0003
  77. #define RTL8366S_MIB_CTRL_PORT_RESET_MASK 0x01FC
  78. #define RTL8366S_PORT_VLAN_CTRL_BASE 0x0058
  79. #define RTL8366S_PORT_VLAN_CTRL_REG(_p) \
  80. (RTL8366S_PORT_VLAN_CTRL_BASE + (_p) / 4)
  81. #define RTL8366S_PORT_VLAN_CTRL_MASK 0xf
  82. #define RTL8366S_PORT_VLAN_CTRL_SHIFT(_p) (4 * ((_p) % 4))
  83. #define RTL8366S_VLAN_TABLE_READ_BASE 0x018B
  84. #define RTL8366S_VLAN_TABLE_WRITE_BASE 0x0185
  85. #define RTL8366S_VLAN_TB_CTRL_REG 0x010F
  86. #define RTL8366S_TABLE_ACCESS_CTRL_REG 0x0180
  87. #define RTL8366S_TABLE_VLAN_READ_CTRL 0x0E01
  88. #define RTL8366S_TABLE_VLAN_WRITE_CTRL 0x0F01
  89. #define RTL8366S_VLAN_MC_BASE(_x) (0x0016 + (_x) * 2)
  90. #define RTL8366S_VLAN_MEMBERINGRESS_REG 0x0379
  91. #define RTL8366S_PORT_LINK_STATUS_BASE 0x0060
  92. #define RTL8366S_PORT_STATUS_SPEED_MASK 0x0003
  93. #define RTL8366S_PORT_STATUS_DUPLEX_MASK 0x0004
  94. #define RTL8366S_PORT_STATUS_LINK_MASK 0x0010
  95. #define RTL8366S_PORT_STATUS_TXPAUSE_MASK 0x0020
  96. #define RTL8366S_PORT_STATUS_RXPAUSE_MASK 0x0040
  97. #define RTL8366S_PORT_STATUS_AN_MASK 0x0080
  98. #define RTL8366S_PORT_NUM_CPU 5
  99. #define RTL8366S_NUM_PORTS 6
  100. #define RTL8366S_NUM_VLANS 16
  101. #define RTL8366S_NUM_LEDGROUPS 4
  102. #define RTL8366S_NUM_VIDS 4096
  103. #define RTL8366S_PRIORITYMAX 7
  104. #define RTL8366S_FIDMAX 7
  105. #define RTL8366S_PORT_1 (1 << 0) /* In userspace port 0 */
  106. #define RTL8366S_PORT_2 (1 << 1) /* In userspace port 1 */
  107. #define RTL8366S_PORT_3 (1 << 2) /* In userspace port 2 */
  108. #define RTL8366S_PORT_4 (1 << 3) /* In userspace port 3 */
  109. #define RTL8366S_PORT_UNKNOWN (1 << 4) /* No known connection */
  110. #define RTL8366S_PORT_CPU (1 << 5) /* CPU port */
  111. #define RTL8366S_PORT_ALL (RTL8366S_PORT_1 | \
  112. RTL8366S_PORT_2 | \
  113. RTL8366S_PORT_3 | \
  114. RTL8366S_PORT_4 | \
  115. RTL8366S_PORT_UNKNOWN | \
  116. RTL8366S_PORT_CPU)
  117. #define RTL8366S_PORT_ALL_BUT_CPU (RTL8366S_PORT_1 | \
  118. RTL8366S_PORT_2 | \
  119. RTL8366S_PORT_3 | \
  120. RTL8366S_PORT_4 | \
  121. RTL8366S_PORT_UNKNOWN)
  122. #define RTL8366S_PORT_ALL_EXTERNAL (RTL8366S_PORT_1 | \
  123. RTL8366S_PORT_2 | \
  124. RTL8366S_PORT_3 | \
  125. RTL8366S_PORT_4)
  126. #define RTL8366S_PORT_ALL_INTERNAL (RTL8366S_PORT_UNKNOWN | \
  127. RTL8366S_PORT_CPU)
  128. #define RTL8366S_VLAN_VID_MASK 0xfff
  129. #define RTL8366S_VLAN_PRIORITY_SHIFT 12
  130. #define RTL8366S_VLAN_PRIORITY_MASK 0x7
  131. #define RTL8366S_VLAN_MEMBER_MASK 0x3f
  132. #define RTL8366S_VLAN_UNTAG_SHIFT 6
  133. #define RTL8366S_VLAN_UNTAG_MASK 0x3f
  134. #define RTL8366S_VLAN_FID_SHIFT 12
  135. #define RTL8366S_VLAN_FID_MASK 0x7
  136. static struct rtl8366_mib_counter rtl8366s_mib_counters[] = {
  137. { 0, 0, 4, "IfInOctets" },
  138. { 0, 4, 4, "EtherStatsOctets" },
  139. { 0, 8, 2, "EtherStatsUnderSizePkts" },
  140. { 0, 10, 2, "EtherFragments" },
  141. { 0, 12, 2, "EtherStatsPkts64Octets" },
  142. { 0, 14, 2, "EtherStatsPkts65to127Octets" },
  143. { 0, 16, 2, "EtherStatsPkts128to255Octets" },
  144. { 0, 18, 2, "EtherStatsPkts256to511Octets" },
  145. { 0, 20, 2, "EtherStatsPkts512to1023Octets" },
  146. { 0, 22, 2, "EtherStatsPkts1024to1518Octets" },
  147. { 0, 24, 2, "EtherOversizeStats" },
  148. { 0, 26, 2, "EtherStatsJabbers" },
  149. { 0, 28, 2, "IfInUcastPkts" },
  150. { 0, 30, 2, "EtherStatsMulticastPkts" },
  151. { 0, 32, 2, "EtherStatsBroadcastPkts" },
  152. { 0, 34, 2, "EtherStatsDropEvents" },
  153. { 0, 36, 2, "Dot3StatsFCSErrors" },
  154. { 0, 38, 2, "Dot3StatsSymbolErrors" },
  155. { 0, 40, 2, "Dot3InPauseFrames" },
  156. { 0, 42, 2, "Dot3ControlInUnknownOpcodes" },
  157. { 0, 44, 4, "IfOutOctets" },
  158. { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
  159. { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
  160. { 0, 52, 2, "Dot3sDeferredTransmissions" },
  161. { 0, 54, 2, "Dot3StatsLateCollisions" },
  162. { 0, 56, 2, "EtherStatsCollisions" },
  163. { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
  164. { 0, 60, 2, "Dot3OutPauseFrames" },
  165. { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
  166. /*
  167. * The following counters are accessible at a different
  168. * base address.
  169. */
  170. { 1, 0, 2, "Dot1dTpPortInDiscards" },
  171. { 1, 2, 2, "IfOutUcastPkts" },
  172. { 1, 4, 2, "IfOutMulticastPkts" },
  173. { 1, 6, 2, "IfOutBroadcastPkts" },
  174. };
  175. #define REG_WR(_smi, _reg, _val) \
  176. do { \
  177. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  178. if (err) \
  179. return err; \
  180. } while (0)
  181. #define REG_RMW(_smi, _reg, _mask, _val) \
  182. do { \
  183. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  184. if (err) \
  185. return err; \
  186. } while (0)
  187. static int rtl8366s_reset_chip(struct rtl8366_smi *smi)
  188. {
  189. int timeout = 10;
  190. u32 data;
  191. rtl8366_smi_write_reg(smi, RTL8366S_RESET_CTRL_REG,
  192. RTL8366S_CHIP_CTRL_RESET_HW);
  193. do {
  194. msleep(1);
  195. if (rtl8366_smi_read_reg(smi, RTL8366S_RESET_CTRL_REG, &data))
  196. return -EIO;
  197. if (!(data & RTL8366S_CHIP_CTRL_RESET_HW))
  198. break;
  199. } while (--timeout);
  200. if (!timeout) {
  201. printk("Timeout waiting for the switch to reset\n");
  202. return -EIO;
  203. }
  204. return 0;
  205. }
  206. static int rtl8366s_hw_init(struct rtl8366_smi *smi)
  207. {
  208. int err;
  209. /* set maximum packet length to 1536 bytes */
  210. REG_RMW(smi, RTL8366S_SGCR, RTL8366S_SGCR_MAX_LENGTH_MASK,
  211. RTL8366S_SGCR_MAX_LENGTH_1536);
  212. /* enable all ports */
  213. REG_WR(smi, RTL8366S_PECR, 0);
  214. /* enable learning for all ports */
  215. REG_WR(smi, RTL8366S_SSCR0, 0);
  216. /* enable auto ageing for all ports */
  217. REG_WR(smi, RTL8366S_SSCR1, 0);
  218. /*
  219. * discard VLAN tagged packets if the port is not a member of
  220. * the VLAN with which the packets is associated.
  221. */
  222. REG_WR(smi, RTL8366S_VLAN_MEMBERINGRESS_REG, RTL8366S_PORT_ALL);
  223. /* don't drop packets whose DA has not been learned */
  224. REG_RMW(smi, RTL8366S_SSCR2, RTL8366S_SSCR2_DROP_UNKNOWN_DA, 0);
  225. return 0;
  226. }
  227. static int rtl8366s_read_phy_reg(struct rtl8366_smi *smi,
  228. u32 phy_no, u32 page, u32 addr, u32 *data)
  229. {
  230. u32 reg;
  231. int ret;
  232. if (phy_no > RTL8366S_PHY_NO_MAX)
  233. return -EINVAL;
  234. if (page > RTL8366S_PHY_PAGE_MAX)
  235. return -EINVAL;
  236. if (addr > RTL8366S_PHY_ADDR_MAX)
  237. return -EINVAL;
  238. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  239. RTL8366S_PHY_CTRL_READ);
  240. if (ret)
  241. return ret;
  242. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  243. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  244. (addr & RTL8366S_PHY_REG_MASK);
  245. ret = rtl8366_smi_write_reg(smi, reg, 0);
  246. if (ret)
  247. return ret;
  248. ret = rtl8366_smi_read_reg(smi, RTL8366S_PHY_ACCESS_DATA_REG, data);
  249. if (ret)
  250. return ret;
  251. return 0;
  252. }
  253. static int rtl8366s_write_phy_reg(struct rtl8366_smi *smi,
  254. u32 phy_no, u32 page, u32 addr, u32 data)
  255. {
  256. u32 reg;
  257. int ret;
  258. if (phy_no > RTL8366S_PHY_NO_MAX)
  259. return -EINVAL;
  260. if (page > RTL8366S_PHY_PAGE_MAX)
  261. return -EINVAL;
  262. if (addr > RTL8366S_PHY_ADDR_MAX)
  263. return -EINVAL;
  264. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  265. RTL8366S_PHY_CTRL_WRITE);
  266. if (ret)
  267. return ret;
  268. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  269. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  270. (addr & RTL8366S_PHY_REG_MASK);
  271. ret = rtl8366_smi_write_reg(smi, reg, data);
  272. if (ret)
  273. return ret;
  274. return 0;
  275. }
  276. static int rtl8366_get_mib_counter(struct rtl8366_smi *smi, int counter,
  277. int port, unsigned long long *val)
  278. {
  279. int i;
  280. int err;
  281. u32 addr, data;
  282. u64 mibvalue;
  283. if (port > RTL8366S_NUM_PORTS || counter >= RTL8366S_MIB_COUNT)
  284. return -EINVAL;
  285. switch (rtl8366s_mib_counters[counter].base) {
  286. case 0:
  287. addr = RTL8366S_MIB_COUNTER_BASE +
  288. RTL8366S_MIB_COUNTER_PORT_OFFSET * port;
  289. break;
  290. case 1:
  291. addr = RTL8366S_MIB_COUNTER_BASE2 +
  292. RTL8366S_MIB_COUNTER_PORT_OFFSET2 * port;
  293. break;
  294. default:
  295. return -EINVAL;
  296. }
  297. addr += rtl8366s_mib_counters[counter].offset;
  298. /*
  299. * Writing access counter address first
  300. * then ASIC will prepare 64bits counter wait for being retrived
  301. */
  302. data = 0; /* writing data will be discard by ASIC */
  303. err = rtl8366_smi_write_reg(smi, addr, data);
  304. if (err)
  305. return err;
  306. /* read MIB control register */
  307. err = rtl8366_smi_read_reg(smi, RTL8366S_MIB_CTRL_REG, &data);
  308. if (err)
  309. return err;
  310. if (data & RTL8366S_MIB_CTRL_BUSY_MASK)
  311. return -EBUSY;
  312. if (data & RTL8366S_MIB_CTRL_RESET_MASK)
  313. return -EIO;
  314. mibvalue = 0;
  315. for (i = rtl8366s_mib_counters[counter].length; i > 0; i--) {
  316. err = rtl8366_smi_read_reg(smi, addr + (i - 1), &data);
  317. if (err)
  318. return err;
  319. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  320. }
  321. *val = mibvalue;
  322. return 0;
  323. }
  324. static int rtl8366s_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  325. struct rtl8366_vlan_4k *vlan4k)
  326. {
  327. u32 data[2];
  328. int err;
  329. int i;
  330. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  331. if (vid >= RTL8366S_NUM_VIDS)
  332. return -EINVAL;
  333. /* write VID */
  334. err = rtl8366_smi_write_reg(smi, RTL8366S_VLAN_TABLE_WRITE_BASE,
  335. vid & RTL8366S_VLAN_VID_MASK);
  336. if (err)
  337. return err;
  338. /* write table access control word */
  339. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  340. RTL8366S_TABLE_VLAN_READ_CTRL);
  341. if (err)
  342. return err;
  343. for (i = 0; i < 2; i++) {
  344. err = rtl8366_smi_read_reg(smi,
  345. RTL8366S_VLAN_TABLE_READ_BASE + i,
  346. &data[i]);
  347. if (err)
  348. return err;
  349. }
  350. vlan4k->vid = vid;
  351. vlan4k->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  352. RTL8366S_VLAN_UNTAG_MASK;
  353. vlan4k->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  354. vlan4k->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  355. RTL8366S_VLAN_FID_MASK;
  356. return 0;
  357. }
  358. static int rtl8366s_set_vlan_4k(struct rtl8366_smi *smi,
  359. const struct rtl8366_vlan_4k *vlan4k)
  360. {
  361. u32 data[2];
  362. int err;
  363. int i;
  364. if (vlan4k->vid >= RTL8366S_NUM_VIDS ||
  365. vlan4k->member > RTL8366S_PORT_ALL ||
  366. vlan4k->untag > RTL8366S_PORT_ALL ||
  367. vlan4k->fid > RTL8366S_FIDMAX)
  368. return -EINVAL;
  369. data[0] = vlan4k->vid & RTL8366S_VLAN_VID_MASK;
  370. data[1] = (vlan4k->member & RTL8366S_VLAN_MEMBER_MASK) |
  371. ((vlan4k->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  372. RTL8366S_VLAN_UNTAG_SHIFT) |
  373. ((vlan4k->fid & RTL8366S_VLAN_FID_MASK) <<
  374. RTL8366S_VLAN_FID_SHIFT);
  375. for (i = 0; i < 2; i++) {
  376. err = rtl8366_smi_write_reg(smi,
  377. RTL8366S_VLAN_TABLE_WRITE_BASE + i,
  378. data[i]);
  379. if (err)
  380. return err;
  381. }
  382. /* write table access control word */
  383. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  384. RTL8366S_TABLE_VLAN_WRITE_CTRL);
  385. return err;
  386. }
  387. static int rtl8366s_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  388. struct rtl8366_vlan_mc *vlanmc)
  389. {
  390. u32 data[2];
  391. int err;
  392. int i;
  393. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  394. if (index >= RTL8366S_NUM_VLANS)
  395. return -EINVAL;
  396. for (i = 0; i < 2; i++) {
  397. err = rtl8366_smi_read_reg(smi,
  398. RTL8366S_VLAN_MC_BASE(index) + i,
  399. &data[i]);
  400. if (err)
  401. return err;
  402. }
  403. vlanmc->vid = data[0] & RTL8366S_VLAN_VID_MASK;
  404. vlanmc->priority = (data[0] >> RTL8366S_VLAN_PRIORITY_SHIFT) &
  405. RTL8366S_VLAN_PRIORITY_MASK;
  406. vlanmc->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  407. RTL8366S_VLAN_UNTAG_MASK;
  408. vlanmc->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  409. vlanmc->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  410. RTL8366S_VLAN_FID_MASK;
  411. return 0;
  412. }
  413. static int rtl8366s_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  414. const struct rtl8366_vlan_mc *vlanmc)
  415. {
  416. u32 data[2];
  417. int err;
  418. int i;
  419. if (index >= RTL8366S_NUM_VLANS ||
  420. vlanmc->vid >= RTL8366S_NUM_VIDS ||
  421. vlanmc->priority > RTL8366S_PRIORITYMAX ||
  422. vlanmc->member > RTL8366S_PORT_ALL ||
  423. vlanmc->untag > RTL8366S_PORT_ALL ||
  424. vlanmc->fid > RTL8366S_FIDMAX)
  425. return -EINVAL;
  426. data[0] = (vlanmc->vid & RTL8366S_VLAN_VID_MASK) |
  427. ((vlanmc->priority & RTL8366S_VLAN_PRIORITY_MASK) <<
  428. RTL8366S_VLAN_PRIORITY_SHIFT);
  429. data[1] = (vlanmc->member & RTL8366S_VLAN_MEMBER_MASK) |
  430. ((vlanmc->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  431. RTL8366S_VLAN_UNTAG_SHIFT) |
  432. ((vlanmc->fid & RTL8366S_VLAN_FID_MASK) <<
  433. RTL8366S_VLAN_FID_SHIFT);
  434. for (i = 0; i < 2; i++) {
  435. err = rtl8366_smi_write_reg(smi,
  436. RTL8366S_VLAN_MC_BASE(index) + i,
  437. data[i]);
  438. if (err)
  439. return err;
  440. }
  441. return 0;
  442. }
  443. static int rtl8366s_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  444. {
  445. u32 data;
  446. int err;
  447. if (port >= RTL8366S_NUM_PORTS)
  448. return -EINVAL;
  449. err = rtl8366_smi_read_reg(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  450. &data);
  451. if (err)
  452. return err;
  453. *val = (data >> RTL8366S_PORT_VLAN_CTRL_SHIFT(port)) &
  454. RTL8366S_PORT_VLAN_CTRL_MASK;
  455. return 0;
  456. }
  457. static int rtl8366s_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  458. {
  459. if (port >= RTL8366S_NUM_PORTS || index >= RTL8366S_NUM_VLANS)
  460. return -EINVAL;
  461. return rtl8366_smi_rmwr(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  462. RTL8366S_PORT_VLAN_CTRL_MASK <<
  463. RTL8366S_PORT_VLAN_CTRL_SHIFT(port),
  464. (index & RTL8366S_PORT_VLAN_CTRL_MASK) <<
  465. RTL8366S_PORT_VLAN_CTRL_SHIFT(port));
  466. }
  467. static int rtl8366s_vlan_set_vlan(struct rtl8366_smi *smi, int enable)
  468. {
  469. return rtl8366_smi_rmwr(smi, RTL8366S_SGCR, RTL8366S_SGCR_EN_VLAN,
  470. (enable) ? RTL8366S_SGCR_EN_VLAN : 0);
  471. }
  472. static int rtl8366s_vlan_set_4ktable(struct rtl8366_smi *smi, int enable)
  473. {
  474. return rtl8366_smi_rmwr(smi, RTL8366S_VLAN_TB_CTRL_REG,
  475. 1, (enable) ? 1 : 0);
  476. }
  477. static int rtl8366s_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  478. {
  479. if (vlan == 0 || vlan >= RTL8366S_NUM_VLANS)
  480. return 0;
  481. return 1;
  482. }
  483. static int rtl8366s_sw_reset_mibs(struct switch_dev *dev,
  484. const struct switch_attr *attr,
  485. struct switch_val *val)
  486. {
  487. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  488. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG, 0, (1 << 2));
  489. }
  490. static int rtl8366s_sw_get_vlan_enable(struct switch_dev *dev,
  491. const struct switch_attr *attr,
  492. struct switch_val *val)
  493. {
  494. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  495. u32 data;
  496. if (attr->ofs == 1) {
  497. rtl8366_smi_read_reg(smi, RTL8366S_SGCR, &data);
  498. if (data & RTL8366S_SGCR_EN_VLAN)
  499. val->value.i = 1;
  500. else
  501. val->value.i = 0;
  502. } else if (attr->ofs == 2) {
  503. rtl8366_smi_read_reg(smi, RTL8366S_VLAN_TB_CTRL_REG, &data);
  504. if (data & 0x0001)
  505. val->value.i = 1;
  506. else
  507. val->value.i = 0;
  508. }
  509. return 0;
  510. }
  511. static int rtl8366s_sw_get_blinkrate(struct switch_dev *dev,
  512. const struct switch_attr *attr,
  513. struct switch_val *val)
  514. {
  515. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  516. u32 data;
  517. rtl8366_smi_read_reg(smi, RTL8366S_LED_BLINKRATE_REG, &data);
  518. val->value.i = (data & (RTL8366S_LED_BLINKRATE_MASK));
  519. return 0;
  520. }
  521. static int rtl8366s_sw_set_blinkrate(struct switch_dev *dev,
  522. const struct switch_attr *attr,
  523. struct switch_val *val)
  524. {
  525. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  526. if (val->value.i >= 6)
  527. return -EINVAL;
  528. return rtl8366_smi_rmwr(smi, RTL8366S_LED_BLINKRATE_REG,
  529. RTL8366S_LED_BLINKRATE_MASK,
  530. val->value.i);
  531. }
  532. static int rtl8366s_sw_set_vlan_enable(struct switch_dev *dev,
  533. const struct switch_attr *attr,
  534. struct switch_val *val)
  535. {
  536. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  537. if (attr->ofs == 1)
  538. return rtl8366s_vlan_set_vlan(smi, val->value.i);
  539. else
  540. return rtl8366s_vlan_set_4ktable(smi, val->value.i);
  541. }
  542. static int rtl8366s_sw_get_learning_enable(struct switch_dev *dev,
  543. const struct switch_attr *attr,
  544. struct switch_val *val)
  545. {
  546. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  547. u32 data;
  548. rtl8366_smi_read_reg(smi,RTL8366S_SSCR0, &data);
  549. val->value.i = !data;
  550. return 0;
  551. }
  552. static int rtl8366s_sw_set_learning_enable(struct switch_dev *dev,
  553. const struct switch_attr *attr,
  554. struct switch_val *val)
  555. {
  556. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  557. u32 portmask = 0;
  558. int err = 0;
  559. if (!val->value.i)
  560. portmask = RTL8366S_PORT_ALL;
  561. /* set learning for all ports */
  562. REG_WR(smi, RTL8366S_SSCR0, portmask);
  563. /* set auto ageing for all ports */
  564. REG_WR(smi, RTL8366S_SSCR1, portmask);
  565. return 0;
  566. }
  567. static const char *rtl8366s_speed_str(unsigned speed)
  568. {
  569. switch (speed) {
  570. case 0:
  571. return "10baseT";
  572. case 1:
  573. return "100baseT";
  574. case 2:
  575. return "1000baseT";
  576. }
  577. return "unknown";
  578. }
  579. static int rtl8366s_sw_get_port_link(struct switch_dev *dev,
  580. const struct switch_attr *attr,
  581. struct switch_val *val)
  582. {
  583. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  584. u32 len = 0, data = 0;
  585. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  586. return -EINVAL;
  587. memset(smi->buf, '\0', sizeof(smi->buf));
  588. rtl8366_smi_read_reg(smi, RTL8366S_PORT_LINK_STATUS_BASE +
  589. (val->port_vlan / 2), &data);
  590. if (val->port_vlan % 2)
  591. data = data >> 8;
  592. if (data & RTL8366S_PORT_STATUS_LINK_MASK) {
  593. len = snprintf(smi->buf, sizeof(smi->buf),
  594. "port:%d link:up speed:%s %s-duplex %s%s%s",
  595. val->port_vlan,
  596. rtl8366s_speed_str(data &
  597. RTL8366S_PORT_STATUS_SPEED_MASK),
  598. (data & RTL8366S_PORT_STATUS_DUPLEX_MASK) ?
  599. "full" : "half",
  600. (data & RTL8366S_PORT_STATUS_TXPAUSE_MASK) ?
  601. "tx-pause ": "",
  602. (data & RTL8366S_PORT_STATUS_RXPAUSE_MASK) ?
  603. "rx-pause " : "",
  604. (data & RTL8366S_PORT_STATUS_AN_MASK) ?
  605. "nway ": "");
  606. } else {
  607. len = snprintf(smi->buf, sizeof(smi->buf), "port:%d link: down",
  608. val->port_vlan);
  609. }
  610. val->value.s = smi->buf;
  611. val->len = len;
  612. return 0;
  613. }
  614. static int rtl8366s_sw_set_port_led(struct switch_dev *dev,
  615. const struct switch_attr *attr,
  616. struct switch_val *val)
  617. {
  618. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  619. u32 data;
  620. u32 mask;
  621. u32 reg;
  622. if (val->port_vlan >= RTL8366S_NUM_PORTS ||
  623. (1 << val->port_vlan) == RTL8366S_PORT_UNKNOWN)
  624. return -EINVAL;
  625. if (val->port_vlan == RTL8366S_PORT_NUM_CPU) {
  626. reg = RTL8366S_LED_BLINKRATE_REG;
  627. mask = 0xF << 4;
  628. data = val->value.i << 4;
  629. } else {
  630. reg = RTL8366S_LED_CTRL_REG;
  631. mask = 0xF << (val->port_vlan * 4),
  632. data = val->value.i << (val->port_vlan * 4);
  633. }
  634. return rtl8366_smi_rmwr(smi, RTL8366S_LED_BLINKRATE_REG, mask, data);
  635. }
  636. static int rtl8366s_sw_get_port_led(struct switch_dev *dev,
  637. const struct switch_attr *attr,
  638. struct switch_val *val)
  639. {
  640. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  641. u32 data = 0;
  642. if (val->port_vlan >= RTL8366S_NUM_LEDGROUPS)
  643. return -EINVAL;
  644. rtl8366_smi_read_reg(smi, RTL8366S_LED_CTRL_REG, &data);
  645. val->value.i = (data >> (val->port_vlan * 4)) & 0x000F;
  646. return 0;
  647. }
  648. static int rtl8366s_sw_reset_port_mibs(struct switch_dev *dev,
  649. const struct switch_attr *attr,
  650. struct switch_val *val)
  651. {
  652. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  653. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  654. return -EINVAL;
  655. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG,
  656. 0, (1 << (val->port_vlan + 3)));
  657. }
  658. static int rtl8366s_sw_reset_switch(struct switch_dev *dev)
  659. {
  660. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  661. int err;
  662. err = rtl8366s_reset_chip(smi);
  663. if (err)
  664. return err;
  665. err = rtl8366s_hw_init(smi);
  666. if (err)
  667. return err;
  668. return rtl8366_reset_vlan(smi);
  669. }
  670. static struct switch_attr rtl8366s_globals[] = {
  671. {
  672. .type = SWITCH_TYPE_INT,
  673. .name = "enable_learning",
  674. .description = "Enable learning, enable aging",
  675. .set = rtl8366s_sw_set_learning_enable,
  676. .get = rtl8366s_sw_get_learning_enable,
  677. .max = 1,
  678. }, {
  679. .type = SWITCH_TYPE_INT,
  680. .name = "enable_vlan",
  681. .description = "Enable VLAN mode",
  682. .set = rtl8366s_sw_set_vlan_enable,
  683. .get = rtl8366s_sw_get_vlan_enable,
  684. .max = 1,
  685. .ofs = 1
  686. }, {
  687. .type = SWITCH_TYPE_INT,
  688. .name = "enable_vlan4k",
  689. .description = "Enable VLAN 4K mode",
  690. .set = rtl8366s_sw_set_vlan_enable,
  691. .get = rtl8366s_sw_get_vlan_enable,
  692. .max = 1,
  693. .ofs = 2
  694. }, {
  695. .type = SWITCH_TYPE_NOVAL,
  696. .name = "reset_mibs",
  697. .description = "Reset all MIB counters",
  698. .set = rtl8366s_sw_reset_mibs,
  699. }, {
  700. .type = SWITCH_TYPE_INT,
  701. .name = "blinkrate",
  702. .description = "Get/Set LED blinking rate (0 = 43ms, 1 = 84ms,"
  703. " 2 = 120ms, 3 = 170ms, 4 = 340ms, 5 = 670ms)",
  704. .set = rtl8366s_sw_set_blinkrate,
  705. .get = rtl8366s_sw_get_blinkrate,
  706. .max = 5
  707. },
  708. };
  709. static struct switch_attr rtl8366s_port[] = {
  710. {
  711. .type = SWITCH_TYPE_STRING,
  712. .name = "link",
  713. .description = "Get port link information",
  714. .max = 1,
  715. .set = NULL,
  716. .get = rtl8366s_sw_get_port_link,
  717. }, {
  718. .type = SWITCH_TYPE_NOVAL,
  719. .name = "reset_mib",
  720. .description = "Reset single port MIB counters",
  721. .set = rtl8366s_sw_reset_port_mibs,
  722. }, {
  723. .type = SWITCH_TYPE_STRING,
  724. .name = "mib",
  725. .description = "Get MIB counters for port",
  726. .max = 33,
  727. .set = NULL,
  728. .get = rtl8366_sw_get_port_mib,
  729. }, {
  730. .type = SWITCH_TYPE_INT,
  731. .name = "led",
  732. .description = "Get/Set port group (0 - 3) led mode (0 - 15)",
  733. .max = 15,
  734. .set = rtl8366s_sw_set_port_led,
  735. .get = rtl8366s_sw_get_port_led,
  736. },
  737. };
  738. static struct switch_attr rtl8366s_vlan[] = {
  739. {
  740. .type = SWITCH_TYPE_STRING,
  741. .name = "info",
  742. .description = "Get vlan information",
  743. .max = 1,
  744. .set = NULL,
  745. .get = rtl8366_sw_get_vlan_info,
  746. },
  747. };
  748. static const struct switch_dev_ops rtl8366_ops = {
  749. .attr_global = {
  750. .attr = rtl8366s_globals,
  751. .n_attr = ARRAY_SIZE(rtl8366s_globals),
  752. },
  753. .attr_port = {
  754. .attr = rtl8366s_port,
  755. .n_attr = ARRAY_SIZE(rtl8366s_port),
  756. },
  757. .attr_vlan = {
  758. .attr = rtl8366s_vlan,
  759. .n_attr = ARRAY_SIZE(rtl8366s_vlan),
  760. },
  761. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  762. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  763. .get_port_pvid = rtl8366_sw_get_port_pvid,
  764. .set_port_pvid = rtl8366_sw_set_port_pvid,
  765. .reset_switch = rtl8366s_sw_reset_switch,
  766. };
  767. static int rtl8366s_switch_init(struct rtl8366_smi *smi)
  768. {
  769. struct switch_dev *dev = &smi->sw_dev;
  770. int err;
  771. dev->name = "RTL8366S";
  772. dev->cpu_port = RTL8366S_PORT_NUM_CPU;
  773. dev->ports = RTL8366S_NUM_PORTS;
  774. dev->vlans = RTL8366S_NUM_VLANS;
  775. dev->ops = &rtl8366_ops;
  776. dev->devname = dev_name(smi->parent);
  777. err = register_switch(dev, NULL);
  778. if (err)
  779. dev_err(smi->parent, "switch registration failed\n");
  780. return err;
  781. }
  782. static void rtl8366s_switch_cleanup(struct rtl8366_smi *smi)
  783. {
  784. unregister_switch(&smi->sw_dev);
  785. }
  786. static int rtl8366s_mii_read(struct mii_bus *bus, int addr, int reg)
  787. {
  788. struct rtl8366_smi *smi = bus->priv;
  789. u32 val = 0;
  790. int err;
  791. err = rtl8366s_read_phy_reg(smi, addr, 0, reg, &val);
  792. if (err)
  793. return 0xffff;
  794. return val;
  795. }
  796. static int rtl8366s_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  797. {
  798. struct rtl8366_smi *smi = bus->priv;
  799. u32 t;
  800. int err;
  801. err = rtl8366s_write_phy_reg(smi, addr, 0, reg, val);
  802. /* flush write */
  803. (void) rtl8366s_read_phy_reg(smi, addr, 0, reg, &t);
  804. return err;
  805. }
  806. static int rtl8366s_mii_bus_match(struct mii_bus *bus)
  807. {
  808. return (bus->read == rtl8366s_mii_read &&
  809. bus->write == rtl8366s_mii_write);
  810. }
  811. static int rtl8366s_setup(struct rtl8366_smi *smi)
  812. {
  813. int ret;
  814. ret = rtl8366s_reset_chip(smi);
  815. if (ret)
  816. return ret;
  817. ret = rtl8366s_hw_init(smi);
  818. return ret;
  819. }
  820. static int rtl8366s_detect(struct rtl8366_smi *smi)
  821. {
  822. u32 chip_id = 0;
  823. u32 chip_ver = 0;
  824. int ret;
  825. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_ID_REG, &chip_id);
  826. if (ret) {
  827. dev_err(smi->parent, "unable to read chip id\n");
  828. return ret;
  829. }
  830. switch (chip_id) {
  831. case RTL8366S_CHIP_ID_8366:
  832. break;
  833. default:
  834. dev_err(smi->parent, "unknown chip id (%04x)\n", chip_id);
  835. return -ENODEV;
  836. }
  837. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_VERSION_CTRL_REG,
  838. &chip_ver);
  839. if (ret) {
  840. dev_err(smi->parent, "unable to read chip version\n");
  841. return ret;
  842. }
  843. dev_info(smi->parent, "RTL%04x ver. %u chip found\n",
  844. chip_id, chip_ver & RTL8366S_CHIP_VERSION_MASK);
  845. return 0;
  846. }
  847. static struct rtl8366_smi_ops rtl8366s_smi_ops = {
  848. .detect = rtl8366s_detect,
  849. .setup = rtl8366s_setup,
  850. .mii_read = rtl8366s_mii_read,
  851. .mii_write = rtl8366s_mii_write,
  852. .get_vlan_mc = rtl8366s_get_vlan_mc,
  853. .set_vlan_mc = rtl8366s_set_vlan_mc,
  854. .get_vlan_4k = rtl8366s_get_vlan_4k,
  855. .set_vlan_4k = rtl8366s_set_vlan_4k,
  856. .get_mc_index = rtl8366s_get_mc_index,
  857. .set_mc_index = rtl8366s_set_mc_index,
  858. .get_mib_counter = rtl8366_get_mib_counter,
  859. .is_vlan_valid = rtl8366s_is_vlan_valid,
  860. };
  861. static int __init rtl8366s_probe(struct platform_device *pdev)
  862. {
  863. static int rtl8366_smi_version_printed;
  864. struct rtl8366s_platform_data *pdata;
  865. struct rtl8366_smi *smi;
  866. int err;
  867. if (!rtl8366_smi_version_printed++)
  868. printk(KERN_NOTICE RTL8366S_DRIVER_DESC
  869. " version " RTL8366S_DRIVER_VER"\n");
  870. pdata = pdev->dev.platform_data;
  871. if (!pdata) {
  872. dev_err(&pdev->dev, "no platform data specified\n");
  873. err = -EINVAL;
  874. goto err_out;
  875. }
  876. smi = rtl8366_smi_alloc(&pdev->dev);
  877. if (!smi) {
  878. err = -ENOMEM;
  879. goto err_out;
  880. }
  881. smi->gpio_sda = pdata->gpio_sda;
  882. smi->gpio_sck = pdata->gpio_sck;
  883. smi->ops = &rtl8366s_smi_ops;
  884. smi->cpu_port = RTL8366S_PORT_NUM_CPU;
  885. smi->num_ports = RTL8366S_NUM_PORTS;
  886. smi->num_vlan_mc = RTL8366S_NUM_VLANS;
  887. smi->mib_counters = rtl8366s_mib_counters;
  888. smi->num_mib_counters = ARRAY_SIZE(rtl8366s_mib_counters);
  889. err = rtl8366_smi_init(smi);
  890. if (err)
  891. goto err_free_smi;
  892. platform_set_drvdata(pdev, smi);
  893. err = rtl8366s_switch_init(smi);
  894. if (err)
  895. goto err_clear_drvdata;
  896. return 0;
  897. err_clear_drvdata:
  898. platform_set_drvdata(pdev, NULL);
  899. rtl8366_smi_cleanup(smi);
  900. err_free_smi:
  901. kfree(smi);
  902. err_out:
  903. return err;
  904. }
  905. static int rtl8366s_phy_config_init(struct phy_device *phydev)
  906. {
  907. if (!rtl8366s_mii_bus_match(phydev->bus))
  908. return -EINVAL;
  909. return 0;
  910. }
  911. static int rtl8366s_phy_config_aneg(struct phy_device *phydev)
  912. {
  913. return 0;
  914. }
  915. static struct phy_driver rtl8366s_phy_driver = {
  916. .phy_id = 0x001cc960,
  917. .name = "Realtek RTL8366S",
  918. .phy_id_mask = 0x1ffffff0,
  919. .features = PHY_GBIT_FEATURES,
  920. .config_aneg = rtl8366s_phy_config_aneg,
  921. .config_init = rtl8366s_phy_config_init,
  922. .read_status = genphy_read_status,
  923. .driver = {
  924. .owner = THIS_MODULE,
  925. },
  926. };
  927. static int __devexit rtl8366s_remove(struct platform_device *pdev)
  928. {
  929. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  930. if (smi) {
  931. rtl8366s_switch_cleanup(smi);
  932. platform_set_drvdata(pdev, NULL);
  933. rtl8366_smi_cleanup(smi);
  934. kfree(smi);
  935. }
  936. return 0;
  937. }
  938. static struct platform_driver rtl8366s_driver = {
  939. .driver = {
  940. .name = RTL8366S_DRIVER_NAME,
  941. .owner = THIS_MODULE,
  942. },
  943. .probe = rtl8366s_probe,
  944. .remove = __devexit_p(rtl8366s_remove),
  945. };
  946. static int __init rtl8366s_module_init(void)
  947. {
  948. int ret;
  949. ret = platform_driver_register(&rtl8366s_driver);
  950. if (ret)
  951. return ret;
  952. ret = phy_driver_register(&rtl8366s_phy_driver);
  953. if (ret)
  954. goto err_platform_unregister;
  955. return 0;
  956. err_platform_unregister:
  957. platform_driver_unregister(&rtl8366s_driver);
  958. return ret;
  959. }
  960. module_init(rtl8366s_module_init);
  961. static void __exit rtl8366s_module_exit(void)
  962. {
  963. phy_driver_unregister(&rtl8366s_phy_driver);
  964. platform_driver_unregister(&rtl8366s_driver);
  965. }
  966. module_exit(rtl8366s_module_exit);
  967. MODULE_DESCRIPTION(RTL8366S_DRIVER_DESC);
  968. MODULE_VERSION(RTL8366S_DRIVER_VER);
  969. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  970. MODULE_AUTHOR("Antti Seppälä <[email protected]>");
  971. MODULE_LICENSE("GPL v2");
  972. MODULE_ALIAS("platform:" RTL8366S_DRIVER_NAME);