2
0

rtl8366rb.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523
  1. /*
  2. * Platform driver for the Realtek RTL8366RB ethernet switch
  3. *
  4. * Copyright (C) 2009-2010 Gabor Juhos <[email protected]>
  5. * Copyright (C) 2010 Antti Seppälä <[email protected]>
  6. * Copyright (C) 2010 Roman Yeryomin <[email protected]>
  7. * Copyright (C) 2011 Colin Leitner <[email protected]>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/skbuff.h>
  21. #include "rtl8366_smi.h"
  22. #define RTL8366RB_DRIVER_DESC "Realtek RTL8366RB ethernet switch driver"
  23. #define RTL8366RB_DRIVER_VER "0.2.4"
  24. #define RTL8366RB_DRIVER_NAME "rtl8366rb"
  25. #define RTL8366RB_PHY_NO_MAX 4
  26. #define RTL8366RB_PHY_PAGE_MAX 7
  27. #define RTL8366RB_PHY_ADDR_MAX 31
  28. /* Switch Global Configuration register */
  29. #define RTL8366RB_SGCR 0x0000
  30. #define RTL8366RB_SGCR_EN_BC_STORM_CTRL BIT(0)
  31. #define RTL8366RB_SGCR_MAX_LENGTH(_x) (_x << 4)
  32. #define RTL8366RB_SGCR_MAX_LENGTH_MASK RTL8366RB_SGCR_MAX_LENGTH(0x3)
  33. #define RTL8366RB_SGCR_MAX_LENGTH_1522 RTL8366RB_SGCR_MAX_LENGTH(0x0)
  34. #define RTL8366RB_SGCR_MAX_LENGTH_1536 RTL8366RB_SGCR_MAX_LENGTH(0x1)
  35. #define RTL8366RB_SGCR_MAX_LENGTH_1552 RTL8366RB_SGCR_MAX_LENGTH(0x2)
  36. #define RTL8366RB_SGCR_MAX_LENGTH_9216 RTL8366RB_SGCR_MAX_LENGTH(0x3)
  37. #define RTL8366RB_SGCR_EN_VLAN BIT(13)
  38. #define RTL8366RB_SGCR_EN_VLAN_4KTB BIT(14)
  39. /* Port Enable Control register */
  40. #define RTL8366RB_PECR 0x0001
  41. /* Port Mirror Control Register */
  42. #define RTL8366RB_PMCR 0x0007
  43. #define RTL8366RB_PMCR_SOURCE_PORT(_x) (_x)
  44. #define RTL8366RB_PMCR_SOURCE_PORT_MASK 0x000f
  45. #define RTL8366RB_PMCR_MONITOR_PORT(_x) ((_x) << 4)
  46. #define RTL8366RB_PMCR_MONITOR_PORT_MASK 0x00f0
  47. #define RTL8366RB_PMCR_MIRROR_RX BIT(8)
  48. #define RTL8366RB_PMCR_MIRROR_TX BIT(9)
  49. #define RTL8366RB_PMCR_MIRROR_SPC BIT(10)
  50. #define RTL8366RB_PMCR_MIRROR_ISO BIT(11)
  51. /* Switch Security Control registers */
  52. #define RTL8366RB_SSCR0 0x0002
  53. #define RTL8366RB_SSCR1 0x0003
  54. #define RTL8366RB_SSCR2 0x0004
  55. #define RTL8366RB_SSCR2_DROP_UNKNOWN_DA BIT(0)
  56. #define RTL8366RB_RESET_CTRL_REG 0x0100
  57. #define RTL8366RB_CHIP_CTRL_RESET_HW 1
  58. #define RTL8366RB_CHIP_CTRL_RESET_SW (1 << 1)
  59. #define RTL8366RB_CHIP_VERSION_CTRL_REG 0x050A
  60. #define RTL8366RB_CHIP_VERSION_MASK 0xf
  61. #define RTL8366RB_CHIP_ID_REG 0x0509
  62. #define RTL8366RB_CHIP_ID_8366 0x5937
  63. /* PHY registers control */
  64. #define RTL8366RB_PHY_ACCESS_CTRL_REG 0x8000
  65. #define RTL8366RB_PHY_ACCESS_DATA_REG 0x8002
  66. #define RTL8366RB_PHY_CTRL_READ 1
  67. #define RTL8366RB_PHY_CTRL_WRITE 0
  68. #define RTL8366RB_PHY_REG_MASK 0x1f
  69. #define RTL8366RB_PHY_PAGE_OFFSET 5
  70. #define RTL8366RB_PHY_PAGE_MASK (0xf << 5)
  71. #define RTL8366RB_PHY_NO_OFFSET 9
  72. #define RTL8366RB_PHY_NO_MASK (0x1f << 9)
  73. #define RTL8366RB_VLAN_INGRESS_CTRL2_REG 0x037f
  74. /* LED control registers */
  75. #define RTL8366RB_LED_BLINKRATE_REG 0x0430
  76. #define RTL8366RB_LED_BLINKRATE_BIT 0
  77. #define RTL8366RB_LED_BLINKRATE_MASK 0x0007
  78. #define RTL8366RB_LED_CTRL_REG 0x0431
  79. #define RTL8366RB_LED_0_1_CTRL_REG 0x0432
  80. #define RTL8366RB_LED_2_3_CTRL_REG 0x0433
  81. #define RTL8366RB_MIB_COUNT 33
  82. #define RTL8366RB_GLOBAL_MIB_COUNT 1
  83. #define RTL8366RB_MIB_COUNTER_PORT_OFFSET 0x0050
  84. #define RTL8366RB_MIB_COUNTER_BASE 0x1000
  85. #define RTL8366RB_MIB_CTRL_REG 0x13F0
  86. #define RTL8366RB_MIB_CTRL_USER_MASK 0x0FFC
  87. #define RTL8366RB_MIB_CTRL_BUSY_MASK BIT(0)
  88. #define RTL8366RB_MIB_CTRL_RESET_MASK BIT(1)
  89. #define RTL8366RB_MIB_CTRL_PORT_RESET(_p) BIT(2 + (_p))
  90. #define RTL8366RB_MIB_CTRL_GLOBAL_RESET BIT(11)
  91. #define RTL8366RB_PORT_VLAN_CTRL_BASE 0x0063
  92. #define RTL8366RB_PORT_VLAN_CTRL_REG(_p) \
  93. (RTL8366RB_PORT_VLAN_CTRL_BASE + (_p) / 4)
  94. #define RTL8366RB_PORT_VLAN_CTRL_MASK 0xf
  95. #define RTL8366RB_PORT_VLAN_CTRL_SHIFT(_p) (4 * ((_p) % 4))
  96. #define RTL8366RB_VLAN_TABLE_READ_BASE 0x018C
  97. #define RTL8366RB_VLAN_TABLE_WRITE_BASE 0x0185
  98. #define RTL8366RB_TABLE_ACCESS_CTRL_REG 0x0180
  99. #define RTL8366RB_TABLE_VLAN_READ_CTRL 0x0E01
  100. #define RTL8366RB_TABLE_VLAN_WRITE_CTRL 0x0F01
  101. #define RTL8366RB_VLAN_MC_BASE(_x) (0x0020 + (_x) * 3)
  102. #define RTL8366RB_PORT_LINK_STATUS_BASE 0x0014
  103. #define RTL8366RB_PORT_STATUS_SPEED_MASK 0x0003
  104. #define RTL8366RB_PORT_STATUS_DUPLEX_MASK 0x0004
  105. #define RTL8366RB_PORT_STATUS_LINK_MASK 0x0010
  106. #define RTL8366RB_PORT_STATUS_TXPAUSE_MASK 0x0020
  107. #define RTL8366RB_PORT_STATUS_RXPAUSE_MASK 0x0040
  108. #define RTL8366RB_PORT_STATUS_AN_MASK 0x0080
  109. #define RTL8366RB_PORT_NUM_CPU 5
  110. #define RTL8366RB_NUM_PORTS 6
  111. #define RTL8366RB_NUM_VLANS 16
  112. #define RTL8366RB_NUM_LEDGROUPS 4
  113. #define RTL8366RB_NUM_VIDS 4096
  114. #define RTL8366RB_PRIORITYMAX 7
  115. #define RTL8366RB_FIDMAX 7
  116. #define RTL8366RB_PORT_1 (1 << 0) /* In userspace port 0 */
  117. #define RTL8366RB_PORT_2 (1 << 1) /* In userspace port 1 */
  118. #define RTL8366RB_PORT_3 (1 << 2) /* In userspace port 2 */
  119. #define RTL8366RB_PORT_4 (1 << 3) /* In userspace port 3 */
  120. #define RTL8366RB_PORT_5 (1 << 4) /* In userspace port 4 */
  121. #define RTL8366RB_PORT_CPU (1 << 5) /* CPU port */
  122. #define RTL8366RB_PORT_ALL (RTL8366RB_PORT_1 | \
  123. RTL8366RB_PORT_2 | \
  124. RTL8366RB_PORT_3 | \
  125. RTL8366RB_PORT_4 | \
  126. RTL8366RB_PORT_5 | \
  127. RTL8366RB_PORT_CPU)
  128. #define RTL8366RB_PORT_ALL_BUT_CPU (RTL8366RB_PORT_1 | \
  129. RTL8366RB_PORT_2 | \
  130. RTL8366RB_PORT_3 | \
  131. RTL8366RB_PORT_4 | \
  132. RTL8366RB_PORT_5)
  133. #define RTL8366RB_PORT_ALL_EXTERNAL (RTL8366RB_PORT_1 | \
  134. RTL8366RB_PORT_2 | \
  135. RTL8366RB_PORT_3 | \
  136. RTL8366RB_PORT_4)
  137. #define RTL8366RB_PORT_ALL_INTERNAL RTL8366RB_PORT_CPU
  138. #define RTL8366RB_VLAN_VID_MASK 0xfff
  139. #define RTL8366RB_VLAN_PRIORITY_SHIFT 12
  140. #define RTL8366RB_VLAN_PRIORITY_MASK 0x7
  141. #define RTL8366RB_VLAN_UNTAG_SHIFT 8
  142. #define RTL8366RB_VLAN_UNTAG_MASK 0xff
  143. #define RTL8366RB_VLAN_MEMBER_MASK 0xff
  144. #define RTL8366RB_VLAN_FID_MASK 0x7
  145. /* Port ingress bandwidth control */
  146. #define RTL8366RB_IB_BASE 0x0200
  147. #define RTL8366RB_IB_REG(pnum) (RTL8366RB_IB_BASE + pnum)
  148. #define RTL8366RB_IB_BDTH_MASK 0x3fff
  149. #define RTL8366RB_IB_PREIFG_OFFSET 14
  150. #define RTL8366RB_IB_PREIFG_MASK (1 << RTL8366RB_IB_PREIFG_OFFSET)
  151. /* Port egress bandwidth control */
  152. #define RTL8366RB_EB_BASE 0x02d1
  153. #define RTL8366RB_EB_REG(pnum) (RTL8366RB_EB_BASE + pnum)
  154. #define RTL8366RB_EB_BDTH_MASK 0x3fff
  155. #define RTL8366RB_EB_PREIFG_REG 0x02f8
  156. #define RTL8366RB_EB_PREIFG_OFFSET 9
  157. #define RTL8366RB_EB_PREIFG_MASK (1 << RTL8366RB_EB_PREIFG_OFFSET)
  158. #define RTL8366RB_BDTH_SW_MAX 1048512
  159. #define RTL8366RB_BDTH_UNIT 64
  160. #define RTL8366RB_BDTH_REG_DEFAULT 16383
  161. /* QOS */
  162. #define RTL8366RB_QOS_BIT 15
  163. #define RTL8366RB_QOS_MASK (1 << RTL8366RB_QOS_BIT)
  164. /* Include/Exclude Preamble and IFG (20 bytes). 0:Exclude, 1:Include. */
  165. #define RTL8366RB_QOS_DEFAULT_PREIFG 1
  166. #define RTL8366RB_MIB_RXB_ID 0 /* IfInOctets */
  167. #define RTL8366RB_MIB_TXB_ID 20 /* IfOutOctets */
  168. static struct rtl8366_mib_counter rtl8366rb_mib_counters[] = {
  169. { 0, 0, 4, "IfInOctets" },
  170. { 0, 4, 4, "EtherStatsOctets" },
  171. { 0, 8, 2, "EtherStatsUnderSizePkts" },
  172. { 0, 10, 2, "EtherFragments" },
  173. { 0, 12, 2, "EtherStatsPkts64Octets" },
  174. { 0, 14, 2, "EtherStatsPkts65to127Octets" },
  175. { 0, 16, 2, "EtherStatsPkts128to255Octets" },
  176. { 0, 18, 2, "EtherStatsPkts256to511Octets" },
  177. { 0, 20, 2, "EtherStatsPkts512to1023Octets" },
  178. { 0, 22, 2, "EtherStatsPkts1024to1518Octets" },
  179. { 0, 24, 2, "EtherOversizeStats" },
  180. { 0, 26, 2, "EtherStatsJabbers" },
  181. { 0, 28, 2, "IfInUcastPkts" },
  182. { 0, 30, 2, "EtherStatsMulticastPkts" },
  183. { 0, 32, 2, "EtherStatsBroadcastPkts" },
  184. { 0, 34, 2, "EtherStatsDropEvents" },
  185. { 0, 36, 2, "Dot3StatsFCSErrors" },
  186. { 0, 38, 2, "Dot3StatsSymbolErrors" },
  187. { 0, 40, 2, "Dot3InPauseFrames" },
  188. { 0, 42, 2, "Dot3ControlInUnknownOpcodes" },
  189. { 0, 44, 4, "IfOutOctets" },
  190. { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
  191. { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
  192. { 0, 52, 2, "Dot3sDeferredTransmissions" },
  193. { 0, 54, 2, "Dot3StatsLateCollisions" },
  194. { 0, 56, 2, "EtherStatsCollisions" },
  195. { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
  196. { 0, 60, 2, "Dot3OutPauseFrames" },
  197. { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
  198. { 0, 64, 2, "Dot1dTpPortInDiscards" },
  199. { 0, 66, 2, "IfOutUcastPkts" },
  200. { 0, 68, 2, "IfOutMulticastPkts" },
  201. { 0, 70, 2, "IfOutBroadcastPkts" },
  202. };
  203. #define REG_WR(_smi, _reg, _val) \
  204. do { \
  205. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  206. if (err) \
  207. return err; \
  208. } while (0)
  209. #define REG_RMW(_smi, _reg, _mask, _val) \
  210. do { \
  211. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  212. if (err) \
  213. return err; \
  214. } while (0)
  215. static int rtl8366rb_reset_chip(struct rtl8366_smi *smi)
  216. {
  217. int timeout = 10;
  218. u32 data;
  219. rtl8366_smi_write_reg_noack(smi, RTL8366RB_RESET_CTRL_REG,
  220. RTL8366RB_CHIP_CTRL_RESET_HW);
  221. do {
  222. msleep(1);
  223. if (rtl8366_smi_read_reg(smi, RTL8366RB_RESET_CTRL_REG, &data))
  224. return -EIO;
  225. if (!(data & RTL8366RB_CHIP_CTRL_RESET_HW))
  226. break;
  227. } while (--timeout);
  228. if (!timeout) {
  229. printk("Timeout waiting for the switch to reset\n");
  230. return -EIO;
  231. }
  232. return 0;
  233. }
  234. static int rtl8366rb_setup(struct rtl8366_smi *smi)
  235. {
  236. int err;
  237. unsigned i;
  238. unsigned num_initvals;
  239. const __be32 *paddr;
  240. struct device_node *np = smi->parent->of_node;
  241. paddr = of_get_property(np, "realtek,initvals", &num_initvals);
  242. if (paddr) {
  243. dev_info(smi->parent, "applying initvals from DTS\n");
  244. if (num_initvals < (2 * sizeof(*paddr)))
  245. return -EINVAL;
  246. num_initvals /= sizeof(*paddr);
  247. for (i = 0; i < num_initvals - 1; i += 2) {
  248. u32 reg = be32_to_cpup(paddr + i);
  249. u32 val = be32_to_cpup(paddr + i + 1);
  250. REG_WR(smi, reg, val);
  251. }
  252. }
  253. /* set maximum packet length to 1536 bytes */
  254. REG_RMW(smi, RTL8366RB_SGCR, RTL8366RB_SGCR_MAX_LENGTH_MASK,
  255. RTL8366RB_SGCR_MAX_LENGTH_1536);
  256. /* enable learning for all ports */
  257. REG_WR(smi, RTL8366RB_SSCR0, 0);
  258. /* enable auto ageing for all ports */
  259. REG_WR(smi, RTL8366RB_SSCR1, 0);
  260. /*
  261. * discard VLAN tagged packets if the port is not a member of
  262. * the VLAN with which the packets is associated.
  263. */
  264. REG_WR(smi, RTL8366RB_VLAN_INGRESS_CTRL2_REG, RTL8366RB_PORT_ALL);
  265. /* don't drop packets whose DA has not been learned */
  266. REG_RMW(smi, RTL8366RB_SSCR2, RTL8366RB_SSCR2_DROP_UNKNOWN_DA, 0);
  267. return 0;
  268. }
  269. static int rtl8366rb_read_phy_reg(struct rtl8366_smi *smi,
  270. u32 phy_no, u32 page, u32 addr, u32 *data)
  271. {
  272. u32 reg;
  273. int ret;
  274. if (phy_no > RTL8366RB_PHY_NO_MAX)
  275. return -EINVAL;
  276. if (page > RTL8366RB_PHY_PAGE_MAX)
  277. return -EINVAL;
  278. if (addr > RTL8366RB_PHY_ADDR_MAX)
  279. return -EINVAL;
  280. ret = rtl8366_smi_write_reg(smi, RTL8366RB_PHY_ACCESS_CTRL_REG,
  281. RTL8366RB_PHY_CTRL_READ);
  282. if (ret)
  283. return ret;
  284. reg = 0x8000 | (1 << (phy_no + RTL8366RB_PHY_NO_OFFSET)) |
  285. ((page << RTL8366RB_PHY_PAGE_OFFSET) & RTL8366RB_PHY_PAGE_MASK) |
  286. (addr & RTL8366RB_PHY_REG_MASK);
  287. ret = rtl8366_smi_write_reg(smi, reg, 0);
  288. if (ret)
  289. return ret;
  290. ret = rtl8366_smi_read_reg(smi, RTL8366RB_PHY_ACCESS_DATA_REG, data);
  291. if (ret)
  292. return ret;
  293. return 0;
  294. }
  295. static int rtl8366rb_write_phy_reg(struct rtl8366_smi *smi,
  296. u32 phy_no, u32 page, u32 addr, u32 data)
  297. {
  298. u32 reg;
  299. int ret;
  300. if (phy_no > RTL8366RB_PHY_NO_MAX)
  301. return -EINVAL;
  302. if (page > RTL8366RB_PHY_PAGE_MAX)
  303. return -EINVAL;
  304. if (addr > RTL8366RB_PHY_ADDR_MAX)
  305. return -EINVAL;
  306. ret = rtl8366_smi_write_reg(smi, RTL8366RB_PHY_ACCESS_CTRL_REG,
  307. RTL8366RB_PHY_CTRL_WRITE);
  308. if (ret)
  309. return ret;
  310. reg = 0x8000 | (1 << (phy_no + RTL8366RB_PHY_NO_OFFSET)) |
  311. ((page << RTL8366RB_PHY_PAGE_OFFSET) & RTL8366RB_PHY_PAGE_MASK) |
  312. (addr & RTL8366RB_PHY_REG_MASK);
  313. ret = rtl8366_smi_write_reg(smi, reg, data);
  314. if (ret)
  315. return ret;
  316. return 0;
  317. }
  318. static int rtl8366rb_get_mib_counter(struct rtl8366_smi *smi, int counter,
  319. int port, unsigned long long *val)
  320. {
  321. int i;
  322. int err;
  323. u32 addr, data;
  324. u64 mibvalue;
  325. if (port > RTL8366RB_NUM_PORTS || counter >= RTL8366RB_MIB_COUNT)
  326. return -EINVAL;
  327. addr = RTL8366RB_MIB_COUNTER_BASE +
  328. RTL8366RB_MIB_COUNTER_PORT_OFFSET * (port) +
  329. rtl8366rb_mib_counters[counter].offset;
  330. /*
  331. * Writing access counter address first
  332. * then ASIC will prepare 64bits counter wait for being retrived
  333. */
  334. data = 0; /* writing data will be discard by ASIC */
  335. err = rtl8366_smi_write_reg(smi, addr, data);
  336. if (err)
  337. return err;
  338. /* read MIB control register */
  339. err = rtl8366_smi_read_reg(smi, RTL8366RB_MIB_CTRL_REG, &data);
  340. if (err)
  341. return err;
  342. if (data & RTL8366RB_MIB_CTRL_BUSY_MASK)
  343. return -EBUSY;
  344. if (data & RTL8366RB_MIB_CTRL_RESET_MASK)
  345. return -EIO;
  346. mibvalue = 0;
  347. for (i = rtl8366rb_mib_counters[counter].length; i > 0; i--) {
  348. err = rtl8366_smi_read_reg(smi, addr + (i - 1), &data);
  349. if (err)
  350. return err;
  351. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  352. }
  353. *val = mibvalue;
  354. return 0;
  355. }
  356. static int rtl8366rb_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  357. struct rtl8366_vlan_4k *vlan4k)
  358. {
  359. u32 data[3];
  360. int err;
  361. int i;
  362. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  363. if (vid >= RTL8366RB_NUM_VIDS)
  364. return -EINVAL;
  365. /* write VID */
  366. err = rtl8366_smi_write_reg(smi, RTL8366RB_VLAN_TABLE_WRITE_BASE,
  367. vid & RTL8366RB_VLAN_VID_MASK);
  368. if (err)
  369. return err;
  370. /* write table access control word */
  371. err = rtl8366_smi_write_reg(smi, RTL8366RB_TABLE_ACCESS_CTRL_REG,
  372. RTL8366RB_TABLE_VLAN_READ_CTRL);
  373. if (err)
  374. return err;
  375. for (i = 0; i < 3; i++) {
  376. err = rtl8366_smi_read_reg(smi,
  377. RTL8366RB_VLAN_TABLE_READ_BASE + i,
  378. &data[i]);
  379. if (err)
  380. return err;
  381. }
  382. vlan4k->vid = vid;
  383. vlan4k->untag = (data[1] >> RTL8366RB_VLAN_UNTAG_SHIFT) &
  384. RTL8366RB_VLAN_UNTAG_MASK;
  385. vlan4k->member = data[1] & RTL8366RB_VLAN_MEMBER_MASK;
  386. vlan4k->fid = data[2] & RTL8366RB_VLAN_FID_MASK;
  387. return 0;
  388. }
  389. static int rtl8366rb_set_vlan_4k(struct rtl8366_smi *smi,
  390. const struct rtl8366_vlan_4k *vlan4k)
  391. {
  392. u32 data[3];
  393. int err;
  394. int i;
  395. if (vlan4k->vid >= RTL8366RB_NUM_VIDS ||
  396. vlan4k->member > RTL8366RB_VLAN_MEMBER_MASK ||
  397. vlan4k->untag > RTL8366RB_VLAN_UNTAG_MASK ||
  398. vlan4k->fid > RTL8366RB_FIDMAX)
  399. return -EINVAL;
  400. data[0] = vlan4k->vid & RTL8366RB_VLAN_VID_MASK;
  401. data[1] = (vlan4k->member & RTL8366RB_VLAN_MEMBER_MASK) |
  402. ((vlan4k->untag & RTL8366RB_VLAN_UNTAG_MASK) <<
  403. RTL8366RB_VLAN_UNTAG_SHIFT);
  404. data[2] = vlan4k->fid & RTL8366RB_VLAN_FID_MASK;
  405. for (i = 0; i < 3; i++) {
  406. err = rtl8366_smi_write_reg(smi,
  407. RTL8366RB_VLAN_TABLE_WRITE_BASE + i,
  408. data[i]);
  409. if (err)
  410. return err;
  411. }
  412. /* write table access control word */
  413. err = rtl8366_smi_write_reg(smi, RTL8366RB_TABLE_ACCESS_CTRL_REG,
  414. RTL8366RB_TABLE_VLAN_WRITE_CTRL);
  415. return err;
  416. }
  417. static int rtl8366rb_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  418. struct rtl8366_vlan_mc *vlanmc)
  419. {
  420. u32 data[3];
  421. int err;
  422. int i;
  423. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  424. if (index >= RTL8366RB_NUM_VLANS)
  425. return -EINVAL;
  426. for (i = 0; i < 3; i++) {
  427. err = rtl8366_smi_read_reg(smi,
  428. RTL8366RB_VLAN_MC_BASE(index) + i,
  429. &data[i]);
  430. if (err)
  431. return err;
  432. }
  433. vlanmc->vid = data[0] & RTL8366RB_VLAN_VID_MASK;
  434. vlanmc->priority = (data[0] >> RTL8366RB_VLAN_PRIORITY_SHIFT) &
  435. RTL8366RB_VLAN_PRIORITY_MASK;
  436. vlanmc->untag = (data[1] >> RTL8366RB_VLAN_UNTAG_SHIFT) &
  437. RTL8366RB_VLAN_UNTAG_MASK;
  438. vlanmc->member = data[1] & RTL8366RB_VLAN_MEMBER_MASK;
  439. vlanmc->fid = data[2] & RTL8366RB_VLAN_FID_MASK;
  440. return 0;
  441. }
  442. static int rtl8366rb_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  443. const struct rtl8366_vlan_mc *vlanmc)
  444. {
  445. u32 data[3];
  446. int err;
  447. int i;
  448. if (index >= RTL8366RB_NUM_VLANS ||
  449. vlanmc->vid >= RTL8366RB_NUM_VIDS ||
  450. vlanmc->priority > RTL8366RB_PRIORITYMAX ||
  451. vlanmc->member > RTL8366RB_VLAN_MEMBER_MASK ||
  452. vlanmc->untag > RTL8366RB_VLAN_UNTAG_MASK ||
  453. vlanmc->fid > RTL8366RB_FIDMAX)
  454. return -EINVAL;
  455. data[0] = (vlanmc->vid & RTL8366RB_VLAN_VID_MASK) |
  456. ((vlanmc->priority & RTL8366RB_VLAN_PRIORITY_MASK) <<
  457. RTL8366RB_VLAN_PRIORITY_SHIFT);
  458. data[1] = (vlanmc->member & RTL8366RB_VLAN_MEMBER_MASK) |
  459. ((vlanmc->untag & RTL8366RB_VLAN_UNTAG_MASK) <<
  460. RTL8366RB_VLAN_UNTAG_SHIFT);
  461. data[2] = vlanmc->fid & RTL8366RB_VLAN_FID_MASK;
  462. for (i = 0; i < 3; i++) {
  463. err = rtl8366_smi_write_reg(smi,
  464. RTL8366RB_VLAN_MC_BASE(index) + i,
  465. data[i]);
  466. if (err)
  467. return err;
  468. }
  469. return 0;
  470. }
  471. static int rtl8366rb_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  472. {
  473. u32 data;
  474. int err;
  475. if (port >= RTL8366RB_NUM_PORTS)
  476. return -EINVAL;
  477. err = rtl8366_smi_read_reg(smi, RTL8366RB_PORT_VLAN_CTRL_REG(port),
  478. &data);
  479. if (err)
  480. return err;
  481. *val = (data >> RTL8366RB_PORT_VLAN_CTRL_SHIFT(port)) &
  482. RTL8366RB_PORT_VLAN_CTRL_MASK;
  483. return 0;
  484. }
  485. static int rtl8366rb_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  486. {
  487. if (port >= RTL8366RB_NUM_PORTS || index >= RTL8366RB_NUM_VLANS)
  488. return -EINVAL;
  489. return rtl8366_smi_rmwr(smi, RTL8366RB_PORT_VLAN_CTRL_REG(port),
  490. RTL8366RB_PORT_VLAN_CTRL_MASK <<
  491. RTL8366RB_PORT_VLAN_CTRL_SHIFT(port),
  492. (index & RTL8366RB_PORT_VLAN_CTRL_MASK) <<
  493. RTL8366RB_PORT_VLAN_CTRL_SHIFT(port));
  494. }
  495. static int rtl8366rb_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  496. {
  497. unsigned max = RTL8366RB_NUM_VLANS;
  498. if (smi->vlan4k_enabled)
  499. max = RTL8366RB_NUM_VIDS - 1;
  500. if (vlan == 0 || vlan >= max)
  501. return 0;
  502. return 1;
  503. }
  504. static int rtl8366rb_enable_vlan(struct rtl8366_smi *smi, int enable)
  505. {
  506. return rtl8366_smi_rmwr(smi, RTL8366RB_SGCR, RTL8366RB_SGCR_EN_VLAN,
  507. (enable) ? RTL8366RB_SGCR_EN_VLAN : 0);
  508. }
  509. static int rtl8366rb_enable_vlan4k(struct rtl8366_smi *smi, int enable)
  510. {
  511. return rtl8366_smi_rmwr(smi, RTL8366RB_SGCR,
  512. RTL8366RB_SGCR_EN_VLAN_4KTB,
  513. (enable) ? RTL8366RB_SGCR_EN_VLAN_4KTB : 0);
  514. }
  515. static int rtl8366rb_enable_port(struct rtl8366_smi *smi, int port, int enable)
  516. {
  517. return rtl8366_smi_rmwr(smi, RTL8366RB_PECR, (1 << port),
  518. (enable) ? 0 : (1 << port));
  519. }
  520. static int rtl8366rb_sw_reset_mibs(struct switch_dev *dev,
  521. const struct switch_attr *attr,
  522. struct switch_val *val)
  523. {
  524. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  525. return rtl8366_smi_rmwr(smi, RTL8366RB_MIB_CTRL_REG, 0,
  526. RTL8366RB_MIB_CTRL_GLOBAL_RESET);
  527. }
  528. static int rtl8366rb_sw_get_blinkrate(struct switch_dev *dev,
  529. const struct switch_attr *attr,
  530. struct switch_val *val)
  531. {
  532. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  533. u32 data;
  534. rtl8366_smi_read_reg(smi, RTL8366RB_LED_BLINKRATE_REG, &data);
  535. val->value.i = (data & (RTL8366RB_LED_BLINKRATE_MASK));
  536. return 0;
  537. }
  538. static int rtl8366rb_sw_set_blinkrate(struct switch_dev *dev,
  539. const struct switch_attr *attr,
  540. struct switch_val *val)
  541. {
  542. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  543. if (val->value.i >= 6)
  544. return -EINVAL;
  545. return rtl8366_smi_rmwr(smi, RTL8366RB_LED_BLINKRATE_REG,
  546. RTL8366RB_LED_BLINKRATE_MASK,
  547. val->value.i);
  548. }
  549. static int rtl8366rb_sw_get_learning_enable(struct switch_dev *dev,
  550. const struct switch_attr *attr,
  551. struct switch_val *val)
  552. {
  553. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  554. u32 data;
  555. rtl8366_smi_read_reg(smi, RTL8366RB_SSCR0, &data);
  556. val->value.i = !data;
  557. return 0;
  558. }
  559. static int rtl8366rb_sw_set_learning_enable(struct switch_dev *dev,
  560. const struct switch_attr *attr,
  561. struct switch_val *val)
  562. {
  563. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  564. u32 portmask = 0;
  565. int err = 0;
  566. if (!val->value.i)
  567. portmask = RTL8366RB_PORT_ALL;
  568. /* set learning for all ports */
  569. REG_WR(smi, RTL8366RB_SSCR0, portmask);
  570. /* set auto ageing for all ports */
  571. REG_WR(smi, RTL8366RB_SSCR1, portmask);
  572. return 0;
  573. }
  574. static int rtl8366rb_sw_get_port_link(struct switch_dev *dev,
  575. int port,
  576. struct switch_port_link *link)
  577. {
  578. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  579. u32 data = 0;
  580. u32 speed;
  581. if (port >= RTL8366RB_NUM_PORTS)
  582. return -EINVAL;
  583. rtl8366_smi_read_reg(smi, RTL8366RB_PORT_LINK_STATUS_BASE + (port / 2),
  584. &data);
  585. if (port % 2)
  586. data = data >> 8;
  587. link->link = !!(data & RTL8366RB_PORT_STATUS_LINK_MASK);
  588. if (!link->link)
  589. return 0;
  590. link->duplex = !!(data & RTL8366RB_PORT_STATUS_DUPLEX_MASK);
  591. link->rx_flow = !!(data & RTL8366RB_PORT_STATUS_RXPAUSE_MASK);
  592. link->tx_flow = !!(data & RTL8366RB_PORT_STATUS_TXPAUSE_MASK);
  593. link->aneg = !!(data & RTL8366RB_PORT_STATUS_AN_MASK);
  594. speed = (data & RTL8366RB_PORT_STATUS_SPEED_MASK);
  595. switch (speed) {
  596. case 0:
  597. link->speed = SWITCH_PORT_SPEED_10;
  598. break;
  599. case 1:
  600. link->speed = SWITCH_PORT_SPEED_100;
  601. break;
  602. case 2:
  603. link->speed = SWITCH_PORT_SPEED_1000;
  604. break;
  605. default:
  606. link->speed = SWITCH_PORT_SPEED_UNKNOWN;
  607. break;
  608. }
  609. return 0;
  610. }
  611. static int rtl8366rb_sw_set_port_led(struct switch_dev *dev,
  612. const struct switch_attr *attr,
  613. struct switch_val *val)
  614. {
  615. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  616. u32 data;
  617. u32 mask;
  618. u32 reg;
  619. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  620. return -EINVAL;
  621. if (val->port_vlan == RTL8366RB_PORT_NUM_CPU) {
  622. reg = RTL8366RB_LED_BLINKRATE_REG;
  623. mask = 0xF << 4;
  624. data = val->value.i << 4;
  625. } else {
  626. reg = RTL8366RB_LED_CTRL_REG;
  627. mask = 0xF << (val->port_vlan * 4),
  628. data = val->value.i << (val->port_vlan * 4);
  629. }
  630. return rtl8366_smi_rmwr(smi, reg, mask, data);
  631. }
  632. static int rtl8366rb_sw_get_port_led(struct switch_dev *dev,
  633. const struct switch_attr *attr,
  634. struct switch_val *val)
  635. {
  636. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  637. u32 data = 0;
  638. if (val->port_vlan >= RTL8366RB_NUM_LEDGROUPS)
  639. return -EINVAL;
  640. rtl8366_smi_read_reg(smi, RTL8366RB_LED_CTRL_REG, &data);
  641. val->value.i = (data >> (val->port_vlan * 4)) & 0x000F;
  642. return 0;
  643. }
  644. static int rtl8366rb_sw_set_port_disable(struct switch_dev *dev,
  645. const struct switch_attr *attr,
  646. struct switch_val *val)
  647. {
  648. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  649. u32 mask, data;
  650. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  651. return -EINVAL;
  652. mask = 1 << val->port_vlan ;
  653. if (val->value.i)
  654. data = mask;
  655. else
  656. data = 0;
  657. return rtl8366_smi_rmwr(smi, RTL8366RB_PECR, mask, data);
  658. }
  659. static int rtl8366rb_sw_get_port_disable(struct switch_dev *dev,
  660. const struct switch_attr *attr,
  661. struct switch_val *val)
  662. {
  663. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  664. u32 data;
  665. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  666. return -EINVAL;
  667. rtl8366_smi_read_reg(smi, RTL8366RB_PECR, &data);
  668. if (data & (1 << val->port_vlan))
  669. val->value.i = 1;
  670. else
  671. val->value.i = 0;
  672. return 0;
  673. }
  674. static int rtl8366rb_sw_set_port_rate_in(struct switch_dev *dev,
  675. const struct switch_attr *attr,
  676. struct switch_val *val)
  677. {
  678. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  679. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  680. return -EINVAL;
  681. if (val->value.i > 0 && val->value.i < RTL8366RB_BDTH_SW_MAX)
  682. val->value.i = (val->value.i - 1) / RTL8366RB_BDTH_UNIT;
  683. else
  684. val->value.i = RTL8366RB_BDTH_REG_DEFAULT;
  685. return rtl8366_smi_rmwr(smi, RTL8366RB_IB_REG(val->port_vlan),
  686. RTL8366RB_IB_BDTH_MASK | RTL8366RB_IB_PREIFG_MASK,
  687. val->value.i |
  688. (RTL8366RB_QOS_DEFAULT_PREIFG << RTL8366RB_IB_PREIFG_OFFSET));
  689. }
  690. static int rtl8366rb_sw_get_port_rate_in(struct switch_dev *dev,
  691. const struct switch_attr *attr,
  692. struct switch_val *val)
  693. {
  694. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  695. u32 data;
  696. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  697. return -EINVAL;
  698. rtl8366_smi_read_reg(smi, RTL8366RB_IB_REG(val->port_vlan), &data);
  699. data &= RTL8366RB_IB_BDTH_MASK;
  700. if (data < RTL8366RB_IB_BDTH_MASK)
  701. data += 1;
  702. val->value.i = (int)data * RTL8366RB_BDTH_UNIT;
  703. return 0;
  704. }
  705. static int rtl8366rb_sw_set_port_rate_out(struct switch_dev *dev,
  706. const struct switch_attr *attr,
  707. struct switch_val *val)
  708. {
  709. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  710. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  711. return -EINVAL;
  712. rtl8366_smi_rmwr(smi, RTL8366RB_EB_PREIFG_REG,
  713. RTL8366RB_EB_PREIFG_MASK,
  714. (RTL8366RB_QOS_DEFAULT_PREIFG << RTL8366RB_EB_PREIFG_OFFSET));
  715. if (val->value.i > 0 && val->value.i < RTL8366RB_BDTH_SW_MAX)
  716. val->value.i = (val->value.i - 1) / RTL8366RB_BDTH_UNIT;
  717. else
  718. val->value.i = RTL8366RB_BDTH_REG_DEFAULT;
  719. return rtl8366_smi_rmwr(smi, RTL8366RB_EB_REG(val->port_vlan),
  720. RTL8366RB_EB_BDTH_MASK, val->value.i );
  721. }
  722. static int rtl8366rb_sw_get_port_rate_out(struct switch_dev *dev,
  723. const struct switch_attr *attr,
  724. struct switch_val *val)
  725. {
  726. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  727. u32 data;
  728. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  729. return -EINVAL;
  730. rtl8366_smi_read_reg(smi, RTL8366RB_EB_REG(val->port_vlan), &data);
  731. data &= RTL8366RB_EB_BDTH_MASK;
  732. if (data < RTL8366RB_EB_BDTH_MASK)
  733. data += 1;
  734. val->value.i = (int)data * RTL8366RB_BDTH_UNIT;
  735. return 0;
  736. }
  737. static int rtl8366rb_sw_set_qos_enable(struct switch_dev *dev,
  738. const struct switch_attr *attr,
  739. struct switch_val *val)
  740. {
  741. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  742. u32 data;
  743. if (val->value.i)
  744. data = RTL8366RB_QOS_MASK;
  745. else
  746. data = 0;
  747. return rtl8366_smi_rmwr(smi, RTL8366RB_SGCR, RTL8366RB_QOS_MASK, data);
  748. }
  749. static int rtl8366rb_sw_get_qos_enable(struct switch_dev *dev,
  750. const struct switch_attr *attr,
  751. struct switch_val *val)
  752. {
  753. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  754. u32 data;
  755. rtl8366_smi_read_reg(smi, RTL8366RB_SGCR, &data);
  756. if (data & RTL8366RB_QOS_MASK)
  757. val->value.i = 1;
  758. else
  759. val->value.i = 0;
  760. return 0;
  761. }
  762. static int rtl8366rb_sw_set_mirror_rx_enable(struct switch_dev *dev,
  763. const struct switch_attr *attr,
  764. struct switch_val *val)
  765. {
  766. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  767. u32 data;
  768. if (val->value.i)
  769. data = RTL8366RB_PMCR_MIRROR_RX;
  770. else
  771. data = 0;
  772. return rtl8366_smi_rmwr(smi, RTL8366RB_PMCR, RTL8366RB_PMCR_MIRROR_RX, data);
  773. }
  774. static int rtl8366rb_sw_get_mirror_rx_enable(struct switch_dev *dev,
  775. const struct switch_attr *attr,
  776. struct switch_val *val)
  777. {
  778. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  779. u32 data;
  780. rtl8366_smi_read_reg(smi, RTL8366RB_PMCR, &data);
  781. if (data & RTL8366RB_PMCR_MIRROR_RX)
  782. val->value.i = 1;
  783. else
  784. val->value.i = 0;
  785. return 0;
  786. }
  787. static int rtl8366rb_sw_set_mirror_tx_enable(struct switch_dev *dev,
  788. const struct switch_attr *attr,
  789. struct switch_val *val)
  790. {
  791. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  792. u32 data;
  793. if (val->value.i)
  794. data = RTL8366RB_PMCR_MIRROR_TX;
  795. else
  796. data = 0;
  797. return rtl8366_smi_rmwr(smi, RTL8366RB_PMCR, RTL8366RB_PMCR_MIRROR_TX, data);
  798. }
  799. static int rtl8366rb_sw_get_mirror_tx_enable(struct switch_dev *dev,
  800. const struct switch_attr *attr,
  801. struct switch_val *val)
  802. {
  803. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  804. u32 data;
  805. rtl8366_smi_read_reg(smi, RTL8366RB_PMCR, &data);
  806. if (data & RTL8366RB_PMCR_MIRROR_TX)
  807. val->value.i = 1;
  808. else
  809. val->value.i = 0;
  810. return 0;
  811. }
  812. static int rtl8366rb_sw_set_monitor_isolation_enable(struct switch_dev *dev,
  813. const struct switch_attr *attr,
  814. struct switch_val *val)
  815. {
  816. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  817. u32 data;
  818. if (val->value.i)
  819. data = RTL8366RB_PMCR_MIRROR_ISO;
  820. else
  821. data = 0;
  822. return rtl8366_smi_rmwr(smi, RTL8366RB_PMCR, RTL8366RB_PMCR_MIRROR_ISO, data);
  823. }
  824. static int rtl8366rb_sw_get_monitor_isolation_enable(struct switch_dev *dev,
  825. const struct switch_attr *attr,
  826. struct switch_val *val)
  827. {
  828. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  829. u32 data;
  830. rtl8366_smi_read_reg(smi, RTL8366RB_PMCR, &data);
  831. if (data & RTL8366RB_PMCR_MIRROR_ISO)
  832. val->value.i = 1;
  833. else
  834. val->value.i = 0;
  835. return 0;
  836. }
  837. static int rtl8366rb_sw_set_mirror_pause_frames_enable(struct switch_dev *dev,
  838. const struct switch_attr *attr,
  839. struct switch_val *val)
  840. {
  841. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  842. u32 data;
  843. if (val->value.i)
  844. data = RTL8366RB_PMCR_MIRROR_SPC;
  845. else
  846. data = 0;
  847. return rtl8366_smi_rmwr(smi, RTL8366RB_PMCR, RTL8366RB_PMCR_MIRROR_SPC, data);
  848. }
  849. static int rtl8366rb_sw_get_mirror_pause_frames_enable(struct switch_dev *dev,
  850. const struct switch_attr *attr,
  851. struct switch_val *val)
  852. {
  853. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  854. u32 data;
  855. rtl8366_smi_read_reg(smi, RTL8366RB_PMCR, &data);
  856. if (data & RTL8366RB_PMCR_MIRROR_SPC)
  857. val->value.i = 1;
  858. else
  859. val->value.i = 0;
  860. return 0;
  861. }
  862. static int rtl8366rb_sw_set_mirror_monitor_port(struct switch_dev *dev,
  863. const struct switch_attr *attr,
  864. struct switch_val *val)
  865. {
  866. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  867. u32 data;
  868. data = RTL8366RB_PMCR_MONITOR_PORT(val->value.i);
  869. return rtl8366_smi_rmwr(smi, RTL8366RB_PMCR, RTL8366RB_PMCR_MONITOR_PORT_MASK, data);
  870. }
  871. static int rtl8366rb_sw_get_mirror_monitor_port(struct switch_dev *dev,
  872. const struct switch_attr *attr,
  873. struct switch_val *val)
  874. {
  875. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  876. u32 data;
  877. rtl8366_smi_read_reg(smi, RTL8366RB_PMCR, &data);
  878. val->value.i = (data & RTL8366RB_PMCR_MONITOR_PORT_MASK) >> 4;
  879. return 0;
  880. }
  881. static int rtl8366rb_sw_set_mirror_source_port(struct switch_dev *dev,
  882. const struct switch_attr *attr,
  883. struct switch_val *val)
  884. {
  885. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  886. u32 data;
  887. data = RTL8366RB_PMCR_SOURCE_PORT(val->value.i);
  888. return rtl8366_smi_rmwr(smi, RTL8366RB_PMCR, RTL8366RB_PMCR_SOURCE_PORT_MASK, data);
  889. }
  890. static int rtl8366rb_sw_get_mirror_source_port(struct switch_dev *dev,
  891. const struct switch_attr *attr,
  892. struct switch_val *val)
  893. {
  894. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  895. u32 data;
  896. rtl8366_smi_read_reg(smi, RTL8366RB_PMCR, &data);
  897. val->value.i = data & RTL8366RB_PMCR_SOURCE_PORT_MASK;
  898. return 0;
  899. }
  900. static int rtl8366rb_sw_reset_port_mibs(struct switch_dev *dev,
  901. const struct switch_attr *attr,
  902. struct switch_val *val)
  903. {
  904. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  905. if (val->port_vlan >= RTL8366RB_NUM_PORTS)
  906. return -EINVAL;
  907. return rtl8366_smi_rmwr(smi, RTL8366RB_MIB_CTRL_REG, 0,
  908. RTL8366RB_MIB_CTRL_PORT_RESET(val->port_vlan));
  909. }
  910. static int rtl8366rb_sw_get_port_stats(struct switch_dev *dev, int port,
  911. struct switch_port_stats *stats)
  912. {
  913. return (rtl8366_sw_get_port_stats(dev, port, stats,
  914. RTL8366RB_MIB_TXB_ID, RTL8366RB_MIB_RXB_ID));
  915. }
  916. static struct switch_attr rtl8366rb_globals[] = {
  917. {
  918. .type = SWITCH_TYPE_INT,
  919. .name = "enable_learning",
  920. .description = "Enable learning, enable aging",
  921. .set = rtl8366rb_sw_set_learning_enable,
  922. .get = rtl8366rb_sw_get_learning_enable,
  923. .max = 1
  924. }, {
  925. .type = SWITCH_TYPE_INT,
  926. .name = "enable_vlan",
  927. .description = "Enable VLAN mode",
  928. .set = rtl8366_sw_set_vlan_enable,
  929. .get = rtl8366_sw_get_vlan_enable,
  930. .max = 1,
  931. .ofs = 1
  932. }, {
  933. .type = SWITCH_TYPE_INT,
  934. .name = "enable_vlan4k",
  935. .description = "Enable VLAN 4K mode",
  936. .set = rtl8366_sw_set_vlan_enable,
  937. .get = rtl8366_sw_get_vlan_enable,
  938. .max = 1,
  939. .ofs = 2
  940. }, {
  941. .type = SWITCH_TYPE_NOVAL,
  942. .name = "reset_mibs",
  943. .description = "Reset all MIB counters",
  944. .set = rtl8366rb_sw_reset_mibs,
  945. }, {
  946. .type = SWITCH_TYPE_INT,
  947. .name = "blinkrate",
  948. .description = "Get/Set LED blinking rate (0 = 43ms, 1 = 84ms,"
  949. " 2 = 120ms, 3 = 170ms, 4 = 340ms, 5 = 670ms)",
  950. .set = rtl8366rb_sw_set_blinkrate,
  951. .get = rtl8366rb_sw_get_blinkrate,
  952. .max = 5
  953. }, {
  954. .type = SWITCH_TYPE_INT,
  955. .name = "enable_qos",
  956. .description = "Enable QOS",
  957. .set = rtl8366rb_sw_set_qos_enable,
  958. .get = rtl8366rb_sw_get_qos_enable,
  959. .max = 1
  960. }, {
  961. .type = SWITCH_TYPE_INT,
  962. .name = "enable_mirror_rx",
  963. .description = "Enable mirroring of RX packets",
  964. .set = rtl8366rb_sw_set_mirror_rx_enable,
  965. .get = rtl8366rb_sw_get_mirror_rx_enable,
  966. .max = 1
  967. }, {
  968. .type = SWITCH_TYPE_INT,
  969. .name = "enable_mirror_tx",
  970. .description = "Enable mirroring of TX packets",
  971. .set = rtl8366rb_sw_set_mirror_tx_enable,
  972. .get = rtl8366rb_sw_get_mirror_tx_enable,
  973. .max = 1
  974. }, {
  975. .type = SWITCH_TYPE_INT,
  976. .name = "enable_monitor_isolation",
  977. .description = "Enable isolation of monitor port (TX packets will be dropped)",
  978. .set = rtl8366rb_sw_set_monitor_isolation_enable,
  979. .get = rtl8366rb_sw_get_monitor_isolation_enable,
  980. .max = 1
  981. }, {
  982. .type = SWITCH_TYPE_INT,
  983. .name = "enable_mirror_pause_frames",
  984. .description = "Enable mirroring of RX pause frames",
  985. .set = rtl8366rb_sw_set_mirror_pause_frames_enable,
  986. .get = rtl8366rb_sw_get_mirror_pause_frames_enable,
  987. .max = 1
  988. }, {
  989. .type = SWITCH_TYPE_INT,
  990. .name = "mirror_monitor_port",
  991. .description = "Mirror monitor port",
  992. .set = rtl8366rb_sw_set_mirror_monitor_port,
  993. .get = rtl8366rb_sw_get_mirror_monitor_port,
  994. .max = 5
  995. }, {
  996. .type = SWITCH_TYPE_INT,
  997. .name = "mirror_source_port",
  998. .description = "Mirror source port",
  999. .set = rtl8366rb_sw_set_mirror_source_port,
  1000. .get = rtl8366rb_sw_get_mirror_source_port,
  1001. .max = 5
  1002. },
  1003. };
  1004. static struct switch_attr rtl8366rb_port[] = {
  1005. {
  1006. .type = SWITCH_TYPE_NOVAL,
  1007. .name = "reset_mib",
  1008. .description = "Reset single port MIB counters",
  1009. .set = rtl8366rb_sw_reset_port_mibs,
  1010. }, {
  1011. .type = SWITCH_TYPE_STRING,
  1012. .name = "mib",
  1013. .description = "Get MIB counters for port",
  1014. .max = 33,
  1015. .set = NULL,
  1016. .get = rtl8366_sw_get_port_mib,
  1017. }, {
  1018. .type = SWITCH_TYPE_INT,
  1019. .name = "led",
  1020. .description = "Get/Set port group (0 - 3) led mode (0 - 15)",
  1021. .max = 15,
  1022. .set = rtl8366rb_sw_set_port_led,
  1023. .get = rtl8366rb_sw_get_port_led,
  1024. }, {
  1025. .type = SWITCH_TYPE_INT,
  1026. .name = "disable",
  1027. .description = "Get/Set port state (enabled or disabled)",
  1028. .max = 1,
  1029. .set = rtl8366rb_sw_set_port_disable,
  1030. .get = rtl8366rb_sw_get_port_disable,
  1031. }, {
  1032. .type = SWITCH_TYPE_INT,
  1033. .name = "rate_in",
  1034. .description = "Get/Set port ingress (incoming) bandwidth limit in kbps",
  1035. .max = RTL8366RB_BDTH_SW_MAX,
  1036. .set = rtl8366rb_sw_set_port_rate_in,
  1037. .get = rtl8366rb_sw_get_port_rate_in,
  1038. }, {
  1039. .type = SWITCH_TYPE_INT,
  1040. .name = "rate_out",
  1041. .description = "Get/Set port egress (outgoing) bandwidth limit in kbps",
  1042. .max = RTL8366RB_BDTH_SW_MAX,
  1043. .set = rtl8366rb_sw_set_port_rate_out,
  1044. .get = rtl8366rb_sw_get_port_rate_out,
  1045. },
  1046. };
  1047. static struct switch_attr rtl8366rb_vlan[] = {
  1048. {
  1049. .type = SWITCH_TYPE_STRING,
  1050. .name = "info",
  1051. .description = "Get vlan information",
  1052. .max = 1,
  1053. .set = NULL,
  1054. .get = rtl8366_sw_get_vlan_info,
  1055. }, {
  1056. .type = SWITCH_TYPE_INT,
  1057. .name = "fid",
  1058. .description = "Get/Set vlan FID",
  1059. .max = RTL8366RB_FIDMAX,
  1060. .set = rtl8366_sw_set_vlan_fid,
  1061. .get = rtl8366_sw_get_vlan_fid,
  1062. },
  1063. };
  1064. static const struct switch_dev_ops rtl8366_ops = {
  1065. .attr_global = {
  1066. .attr = rtl8366rb_globals,
  1067. .n_attr = ARRAY_SIZE(rtl8366rb_globals),
  1068. },
  1069. .attr_port = {
  1070. .attr = rtl8366rb_port,
  1071. .n_attr = ARRAY_SIZE(rtl8366rb_port),
  1072. },
  1073. .attr_vlan = {
  1074. .attr = rtl8366rb_vlan,
  1075. .n_attr = ARRAY_SIZE(rtl8366rb_vlan),
  1076. },
  1077. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  1078. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  1079. .get_port_pvid = rtl8366_sw_get_port_pvid,
  1080. .set_port_pvid = rtl8366_sw_set_port_pvid,
  1081. .reset_switch = rtl8366_sw_reset_switch,
  1082. .get_port_link = rtl8366rb_sw_get_port_link,
  1083. .get_port_stats = rtl8366rb_sw_get_port_stats,
  1084. };
  1085. static int rtl8366rb_switch_init(struct rtl8366_smi *smi)
  1086. {
  1087. struct switch_dev *dev = &smi->sw_dev;
  1088. int err;
  1089. dev->name = "RTL8366RB";
  1090. dev->cpu_port = RTL8366RB_PORT_NUM_CPU;
  1091. dev->ports = RTL8366RB_NUM_PORTS;
  1092. dev->vlans = RTL8366RB_NUM_VIDS;
  1093. dev->ops = &rtl8366_ops;
  1094. dev->alias = dev_name(smi->parent);
  1095. err = register_switch(dev, NULL);
  1096. if (err)
  1097. dev_err(smi->parent, "switch registration failed\n");
  1098. return err;
  1099. }
  1100. static void rtl8366rb_switch_cleanup(struct rtl8366_smi *smi)
  1101. {
  1102. unregister_switch(&smi->sw_dev);
  1103. }
  1104. static int rtl8366rb_mii_read(struct mii_bus *bus, int addr, int reg)
  1105. {
  1106. struct rtl8366_smi *smi = bus->priv;
  1107. u32 val = 0;
  1108. int err;
  1109. err = rtl8366rb_read_phy_reg(smi, addr, 0, reg, &val);
  1110. if (err)
  1111. return 0xffff;
  1112. return val;
  1113. }
  1114. static int rtl8366rb_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  1115. {
  1116. struct rtl8366_smi *smi = bus->priv;
  1117. u32 t;
  1118. int err;
  1119. err = rtl8366rb_write_phy_reg(smi, addr, 0, reg, val);
  1120. /* flush write */
  1121. (void) rtl8366rb_read_phy_reg(smi, addr, 0, reg, &t);
  1122. return err;
  1123. }
  1124. static int rtl8366rb_detect(struct rtl8366_smi *smi)
  1125. {
  1126. u32 chip_id = 0;
  1127. u32 chip_ver = 0;
  1128. int ret;
  1129. ret = rtl8366_smi_read_reg(smi, RTL8366RB_CHIP_ID_REG, &chip_id);
  1130. if (ret) {
  1131. dev_err(smi->parent, "unable to read chip id\n");
  1132. return ret;
  1133. }
  1134. switch (chip_id) {
  1135. case RTL8366RB_CHIP_ID_8366:
  1136. break;
  1137. default:
  1138. dev_err(smi->parent, "unknown chip id (%04x)\n", chip_id);
  1139. return -ENODEV;
  1140. }
  1141. ret = rtl8366_smi_read_reg(smi, RTL8366RB_CHIP_VERSION_CTRL_REG,
  1142. &chip_ver);
  1143. if (ret) {
  1144. dev_err(smi->parent, "unable to read chip version\n");
  1145. return ret;
  1146. }
  1147. dev_info(smi->parent, "RTL%04x ver. %u chip found\n",
  1148. chip_id, chip_ver & RTL8366RB_CHIP_VERSION_MASK);
  1149. return 0;
  1150. }
  1151. static struct rtl8366_smi_ops rtl8366rb_smi_ops = {
  1152. .detect = rtl8366rb_detect,
  1153. .reset_chip = rtl8366rb_reset_chip,
  1154. .setup = rtl8366rb_setup,
  1155. .mii_read = rtl8366rb_mii_read,
  1156. .mii_write = rtl8366rb_mii_write,
  1157. .get_vlan_mc = rtl8366rb_get_vlan_mc,
  1158. .set_vlan_mc = rtl8366rb_set_vlan_mc,
  1159. .get_vlan_4k = rtl8366rb_get_vlan_4k,
  1160. .set_vlan_4k = rtl8366rb_set_vlan_4k,
  1161. .get_mc_index = rtl8366rb_get_mc_index,
  1162. .set_mc_index = rtl8366rb_set_mc_index,
  1163. .get_mib_counter = rtl8366rb_get_mib_counter,
  1164. .is_vlan_valid = rtl8366rb_is_vlan_valid,
  1165. .enable_vlan = rtl8366rb_enable_vlan,
  1166. .enable_vlan4k = rtl8366rb_enable_vlan4k,
  1167. .enable_port = rtl8366rb_enable_port,
  1168. };
  1169. static int rtl8366rb_probe(struct platform_device *pdev)
  1170. {
  1171. static int rtl8366_smi_version_printed;
  1172. struct rtl8366_smi *smi;
  1173. int err;
  1174. if (!rtl8366_smi_version_printed++)
  1175. printk(KERN_NOTICE RTL8366RB_DRIVER_DESC
  1176. " version " RTL8366RB_DRIVER_VER"\n");
  1177. smi = rtl8366_smi_probe(pdev);
  1178. if (IS_ERR(smi))
  1179. return PTR_ERR(smi);
  1180. smi->clk_delay = 10;
  1181. smi->cmd_read = 0xa9;
  1182. smi->cmd_write = 0xa8;
  1183. smi->ops = &rtl8366rb_smi_ops;
  1184. smi->cpu_port = RTL8366RB_PORT_NUM_CPU;
  1185. smi->num_ports = RTL8366RB_NUM_PORTS;
  1186. smi->num_vlan_mc = RTL8366RB_NUM_VLANS;
  1187. smi->mib_counters = rtl8366rb_mib_counters;
  1188. smi->num_mib_counters = ARRAY_SIZE(rtl8366rb_mib_counters);
  1189. err = rtl8366_smi_init(smi);
  1190. if (err)
  1191. goto err_free_smi;
  1192. platform_set_drvdata(pdev, smi);
  1193. err = rtl8366rb_switch_init(smi);
  1194. if (err)
  1195. goto err_clear_drvdata;
  1196. return 0;
  1197. err_clear_drvdata:
  1198. platform_set_drvdata(pdev, NULL);
  1199. rtl8366_smi_cleanup(smi);
  1200. err_free_smi:
  1201. kfree(smi);
  1202. return err;
  1203. }
  1204. static void rtl8366rb_remove(struct platform_device *pdev)
  1205. {
  1206. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  1207. if (smi) {
  1208. rtl8366rb_switch_cleanup(smi);
  1209. platform_set_drvdata(pdev, NULL);
  1210. rtl8366_smi_cleanup(smi);
  1211. kfree(smi);
  1212. }
  1213. }
  1214. static const struct of_device_id rtl8366rb_match[] = {
  1215. { .compatible = "realtek,rtl8366rb" },
  1216. {},
  1217. };
  1218. MODULE_DEVICE_TABLE(of, rtl8366rb_match);
  1219. static struct platform_driver rtl8366rb_driver = {
  1220. .driver = {
  1221. .name = RTL8366RB_DRIVER_NAME,
  1222. .of_match_table = rtl8366rb_match,
  1223. },
  1224. .probe = rtl8366rb_probe,
  1225. .remove_new = rtl8366rb_remove,
  1226. };
  1227. static int __init rtl8366rb_module_init(void)
  1228. {
  1229. return platform_driver_register(&rtl8366rb_driver);
  1230. }
  1231. module_init(rtl8366rb_module_init);
  1232. static void __exit rtl8366rb_module_exit(void)
  1233. {
  1234. platform_driver_unregister(&rtl8366rb_driver);
  1235. }
  1236. module_exit(rtl8366rb_module_exit);
  1237. MODULE_DESCRIPTION(RTL8366RB_DRIVER_DESC);
  1238. MODULE_VERSION(RTL8366RB_DRIVER_VER);
  1239. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  1240. MODULE_AUTHOR("Antti Seppälä <[email protected]>");
  1241. MODULE_AUTHOR("Roman Yeryomin <[email protected]>");
  1242. MODULE_AUTHOR("Colin Leitner <[email protected]>");
  1243. MODULE_LICENSE("GPL v2");
  1244. MODULE_ALIAS("platform:" RTL8366RB_DRIVER_NAME);