rtl8366s.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298
  1. /*
  2. * Platform driver for the Realtek RTL8366S ethernet switch
  3. *
  4. * Copyright (C) 2009-2010 Gabor Juhos <[email protected]>
  5. * Copyright (C) 2010 Antti Seppälä <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/device.h>
  15. #include <linux/of.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/skbuff.h>
  19. #include "rtl8366_smi.h"
  20. #define RTL8366S_DRIVER_DESC "Realtek RTL8366S ethernet switch driver"
  21. #define RTL8366S_DRIVER_VER "0.2.2"
  22. #define RTL8366S_DRIVER_NAME "rtl8366s"
  23. #define RTL8366S_PHY_NO_MAX 4
  24. #define RTL8366S_PHY_PAGE_MAX 7
  25. #define RTL8366S_PHY_ADDR_MAX 31
  26. /* Switch Global Configuration register */
  27. #define RTL8366S_SGCR 0x0000
  28. #define RTL8366S_SGCR_EN_BC_STORM_CTRL BIT(0)
  29. #define RTL8366S_SGCR_MAX_LENGTH(_x) (_x << 4)
  30. #define RTL8366S_SGCR_MAX_LENGTH_MASK RTL8366S_SGCR_MAX_LENGTH(0x3)
  31. #define RTL8366S_SGCR_MAX_LENGTH_1522 RTL8366S_SGCR_MAX_LENGTH(0x0)
  32. #define RTL8366S_SGCR_MAX_LENGTH_1536 RTL8366S_SGCR_MAX_LENGTH(0x1)
  33. #define RTL8366S_SGCR_MAX_LENGTH_1552 RTL8366S_SGCR_MAX_LENGTH(0x2)
  34. #define RTL8366S_SGCR_MAX_LENGTH_16000 RTL8366S_SGCR_MAX_LENGTH(0x3)
  35. #define RTL8366S_SGCR_EN_VLAN BIT(13)
  36. /* Port Enable Control register */
  37. #define RTL8366S_PECR 0x0001
  38. /* Green Ethernet Feature (based on GPL_BELKIN_F5D8235-4_v1000 v1.01.24) */
  39. #define RTL8366S_GREEN_ETHERNET_CTRL_REG 0x000a
  40. #define RTL8366S_GREEN_ETHERNET_CTRL_MASK 0x0018
  41. #define RTL8366S_GREEN_ETHERNET_TX_BIT (1 << 3)
  42. #define RTL8366S_GREEN_ETHERNET_RX_BIT (1 << 4)
  43. /* Switch Security Control registers */
  44. #define RTL8366S_SSCR0 0x0002
  45. #define RTL8366S_SSCR1 0x0003
  46. #define RTL8366S_SSCR2 0x0004
  47. #define RTL8366S_SSCR2_DROP_UNKNOWN_DA BIT(0)
  48. #define RTL8366S_RESET_CTRL_REG 0x0100
  49. #define RTL8366S_CHIP_CTRL_RESET_HW 1
  50. #define RTL8366S_CHIP_CTRL_RESET_SW (1 << 1)
  51. #define RTL8366S_CHIP_VERSION_CTRL_REG 0x0104
  52. #define RTL8366S_CHIP_VERSION_MASK 0xf
  53. #define RTL8366S_CHIP_ID_REG 0x0105
  54. #define RTL8366S_CHIP_ID_8366 0x8366
  55. /* PHY registers control */
  56. #define RTL8366S_PHY_ACCESS_CTRL_REG 0x8028
  57. #define RTL8366S_PHY_ACCESS_DATA_REG 0x8029
  58. #define RTL8366S_PHY_CTRL_READ 1
  59. #define RTL8366S_PHY_CTRL_WRITE 0
  60. #define RTL8366S_PHY_REG_MASK 0x1f
  61. #define RTL8366S_PHY_PAGE_OFFSET 5
  62. #define RTL8366S_PHY_PAGE_MASK (0x7 << 5)
  63. #define RTL8366S_PHY_NO_OFFSET 9
  64. #define RTL8366S_PHY_NO_MASK (0x1f << 9)
  65. /* Green Ethernet Feature for PHY ports */
  66. #define RTL8366S_PHY_POWER_SAVING_CTRL_REG 12
  67. #define RTL8366S_PHY_POWER_SAVING_MASK 0x1000
  68. /* LED control registers */
  69. #define RTL8366S_LED_BLINKRATE_REG 0x0420
  70. #define RTL8366S_LED_BLINKRATE_BIT 0
  71. #define RTL8366S_LED_BLINKRATE_MASK 0x0007
  72. #define RTL8366S_LED_CTRL_REG 0x0421
  73. #define RTL8366S_LED_0_1_CTRL_REG 0x0422
  74. #define RTL8366S_LED_2_3_CTRL_REG 0x0423
  75. #define RTL8366S_MIB_COUNT 33
  76. #define RTL8366S_GLOBAL_MIB_COUNT 1
  77. #define RTL8366S_MIB_COUNTER_PORT_OFFSET 0x0040
  78. #define RTL8366S_MIB_COUNTER_BASE 0x1000
  79. #define RTL8366S_MIB_COUNTER_PORT_OFFSET2 0x0008
  80. #define RTL8366S_MIB_COUNTER_BASE2 0x1180
  81. #define RTL8366S_MIB_CTRL_REG 0x11F0
  82. #define RTL8366S_MIB_CTRL_USER_MASK 0x01FF
  83. #define RTL8366S_MIB_CTRL_BUSY_MASK 0x0001
  84. #define RTL8366S_MIB_CTRL_RESET_MASK 0x0002
  85. #define RTL8366S_MIB_CTRL_GLOBAL_RESET_MASK 0x0004
  86. #define RTL8366S_MIB_CTRL_PORT_RESET_BIT 0x0003
  87. #define RTL8366S_MIB_CTRL_PORT_RESET_MASK 0x01FC
  88. #define RTL8366S_PORT_VLAN_CTRL_BASE 0x0058
  89. #define RTL8366S_PORT_VLAN_CTRL_REG(_p) \
  90. (RTL8366S_PORT_VLAN_CTRL_BASE + (_p) / 4)
  91. #define RTL8366S_PORT_VLAN_CTRL_MASK 0xf
  92. #define RTL8366S_PORT_VLAN_CTRL_SHIFT(_p) (4 * ((_p) % 4))
  93. #define RTL8366S_VLAN_TABLE_READ_BASE 0x018B
  94. #define RTL8366S_VLAN_TABLE_WRITE_BASE 0x0185
  95. #define RTL8366S_VLAN_TB_CTRL_REG 0x010F
  96. #define RTL8366S_TABLE_ACCESS_CTRL_REG 0x0180
  97. #define RTL8366S_TABLE_VLAN_READ_CTRL 0x0E01
  98. #define RTL8366S_TABLE_VLAN_WRITE_CTRL 0x0F01
  99. #define RTL8366S_VLAN_MC_BASE(_x) (0x0016 + (_x) * 2)
  100. #define RTL8366S_VLAN_MEMBERINGRESS_REG 0x0379
  101. #define RTL8366S_PORT_LINK_STATUS_BASE 0x0060
  102. #define RTL8366S_PORT_STATUS_SPEED_MASK 0x0003
  103. #define RTL8366S_PORT_STATUS_DUPLEX_MASK 0x0004
  104. #define RTL8366S_PORT_STATUS_LINK_MASK 0x0010
  105. #define RTL8366S_PORT_STATUS_TXPAUSE_MASK 0x0020
  106. #define RTL8366S_PORT_STATUS_RXPAUSE_MASK 0x0040
  107. #define RTL8366S_PORT_STATUS_AN_MASK 0x0080
  108. #define RTL8366S_PORT_NUM_CPU 5
  109. #define RTL8366S_NUM_PORTS 6
  110. #define RTL8366S_NUM_VLANS 16
  111. #define RTL8366S_NUM_LEDGROUPS 4
  112. #define RTL8366S_NUM_VIDS 4096
  113. #define RTL8366S_PRIORITYMAX 7
  114. #define RTL8366S_FIDMAX 7
  115. #define RTL8366S_PORT_1 (1 << 0) /* In userspace port 0 */
  116. #define RTL8366S_PORT_2 (1 << 1) /* In userspace port 1 */
  117. #define RTL8366S_PORT_3 (1 << 2) /* In userspace port 2 */
  118. #define RTL8366S_PORT_4 (1 << 3) /* In userspace port 3 */
  119. #define RTL8366S_PORT_UNKNOWN (1 << 4) /* No known connection */
  120. #define RTL8366S_PORT_CPU (1 << 5) /* CPU port */
  121. #define RTL8366S_PORT_ALL (RTL8366S_PORT_1 | \
  122. RTL8366S_PORT_2 | \
  123. RTL8366S_PORT_3 | \
  124. RTL8366S_PORT_4 | \
  125. RTL8366S_PORT_UNKNOWN | \
  126. RTL8366S_PORT_CPU)
  127. #define RTL8366S_PORT_ALL_BUT_CPU (RTL8366S_PORT_1 | \
  128. RTL8366S_PORT_2 | \
  129. RTL8366S_PORT_3 | \
  130. RTL8366S_PORT_4 | \
  131. RTL8366S_PORT_UNKNOWN)
  132. #define RTL8366S_PORT_ALL_EXTERNAL (RTL8366S_PORT_1 | \
  133. RTL8366S_PORT_2 | \
  134. RTL8366S_PORT_3 | \
  135. RTL8366S_PORT_4)
  136. #define RTL8366S_PORT_ALL_INTERNAL (RTL8366S_PORT_UNKNOWN | \
  137. RTL8366S_PORT_CPU)
  138. #define RTL8366S_VLAN_VID_MASK 0xfff
  139. #define RTL8366S_VLAN_PRIORITY_SHIFT 12
  140. #define RTL8366S_VLAN_PRIORITY_MASK 0x7
  141. #define RTL8366S_VLAN_MEMBER_MASK 0x3f
  142. #define RTL8366S_VLAN_UNTAG_SHIFT 6
  143. #define RTL8366S_VLAN_UNTAG_MASK 0x3f
  144. #define RTL8366S_VLAN_FID_SHIFT 12
  145. #define RTL8366S_VLAN_FID_MASK 0x7
  146. #define RTL8366S_MIB_RXB_ID 0 /* IfInOctets */
  147. #define RTL8366S_MIB_TXB_ID 20 /* IfOutOctets */
  148. static struct rtl8366_mib_counter rtl8366s_mib_counters[] = {
  149. { 0, 0, 4, "IfInOctets" },
  150. { 0, 4, 4, "EtherStatsOctets" },
  151. { 0, 8, 2, "EtherStatsUnderSizePkts" },
  152. { 0, 10, 2, "EtherFragments" },
  153. { 0, 12, 2, "EtherStatsPkts64Octets" },
  154. { 0, 14, 2, "EtherStatsPkts65to127Octets" },
  155. { 0, 16, 2, "EtherStatsPkts128to255Octets" },
  156. { 0, 18, 2, "EtherStatsPkts256to511Octets" },
  157. { 0, 20, 2, "EtherStatsPkts512to1023Octets" },
  158. { 0, 22, 2, "EtherStatsPkts1024to1518Octets" },
  159. { 0, 24, 2, "EtherOversizeStats" },
  160. { 0, 26, 2, "EtherStatsJabbers" },
  161. { 0, 28, 2, "IfInUcastPkts" },
  162. { 0, 30, 2, "EtherStatsMulticastPkts" },
  163. { 0, 32, 2, "EtherStatsBroadcastPkts" },
  164. { 0, 34, 2, "EtherStatsDropEvents" },
  165. { 0, 36, 2, "Dot3StatsFCSErrors" },
  166. { 0, 38, 2, "Dot3StatsSymbolErrors" },
  167. { 0, 40, 2, "Dot3InPauseFrames" },
  168. { 0, 42, 2, "Dot3ControlInUnknownOpcodes" },
  169. { 0, 44, 4, "IfOutOctets" },
  170. { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
  171. { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
  172. { 0, 52, 2, "Dot3sDeferredTransmissions" },
  173. { 0, 54, 2, "Dot3StatsLateCollisions" },
  174. { 0, 56, 2, "EtherStatsCollisions" },
  175. { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
  176. { 0, 60, 2, "Dot3OutPauseFrames" },
  177. { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
  178. /*
  179. * The following counters are accessible at a different
  180. * base address.
  181. */
  182. { 1, 0, 2, "Dot1dTpPortInDiscards" },
  183. { 1, 2, 2, "IfOutUcastPkts" },
  184. { 1, 4, 2, "IfOutMulticastPkts" },
  185. { 1, 6, 2, "IfOutBroadcastPkts" },
  186. };
  187. #define REG_WR(_smi, _reg, _val) \
  188. do { \
  189. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  190. if (err) \
  191. return err; \
  192. } while (0)
  193. #define REG_RMW(_smi, _reg, _mask, _val) \
  194. do { \
  195. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  196. if (err) \
  197. return err; \
  198. } while (0)
  199. static int rtl8366s_reset_chip(struct rtl8366_smi *smi)
  200. {
  201. int timeout = 10;
  202. u32 data;
  203. rtl8366_smi_write_reg_noack(smi, RTL8366S_RESET_CTRL_REG,
  204. RTL8366S_CHIP_CTRL_RESET_HW);
  205. do {
  206. msleep(1);
  207. if (rtl8366_smi_read_reg(smi, RTL8366S_RESET_CTRL_REG, &data))
  208. return -EIO;
  209. if (!(data & RTL8366S_CHIP_CTRL_RESET_HW))
  210. break;
  211. } while (--timeout);
  212. if (!timeout) {
  213. printk("Timeout waiting for the switch to reset\n");
  214. return -EIO;
  215. }
  216. return 0;
  217. }
  218. static int rtl8366s_read_phy_reg(struct rtl8366_smi *smi,
  219. u32 phy_no, u32 page, u32 addr, u32 *data)
  220. {
  221. u32 reg;
  222. int ret;
  223. if (phy_no > RTL8366S_PHY_NO_MAX)
  224. return -EINVAL;
  225. if (page > RTL8366S_PHY_PAGE_MAX)
  226. return -EINVAL;
  227. if (addr > RTL8366S_PHY_ADDR_MAX)
  228. return -EINVAL;
  229. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  230. RTL8366S_PHY_CTRL_READ);
  231. if (ret)
  232. return ret;
  233. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  234. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  235. (addr & RTL8366S_PHY_REG_MASK);
  236. ret = rtl8366_smi_write_reg(smi, reg, 0);
  237. if (ret)
  238. return ret;
  239. ret = rtl8366_smi_read_reg(smi, RTL8366S_PHY_ACCESS_DATA_REG, data);
  240. if (ret)
  241. return ret;
  242. return 0;
  243. }
  244. static int rtl8366s_write_phy_reg(struct rtl8366_smi *smi,
  245. u32 phy_no, u32 page, u32 addr, u32 data)
  246. {
  247. u32 reg;
  248. int ret;
  249. if (phy_no > RTL8366S_PHY_NO_MAX)
  250. return -EINVAL;
  251. if (page > RTL8366S_PHY_PAGE_MAX)
  252. return -EINVAL;
  253. if (addr > RTL8366S_PHY_ADDR_MAX)
  254. return -EINVAL;
  255. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  256. RTL8366S_PHY_CTRL_WRITE);
  257. if (ret)
  258. return ret;
  259. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  260. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  261. (addr & RTL8366S_PHY_REG_MASK);
  262. ret = rtl8366_smi_write_reg(smi, reg, data);
  263. if (ret)
  264. return ret;
  265. return 0;
  266. }
  267. static int rtl8366s_set_green_port(struct rtl8366_smi *smi, int port, int enable)
  268. {
  269. int err;
  270. u32 phyData;
  271. if (port >= RTL8366S_NUM_PORTS)
  272. return -EINVAL;
  273. err = rtl8366s_read_phy_reg(smi, port, 0, RTL8366S_PHY_POWER_SAVING_CTRL_REG, &phyData);
  274. if (err)
  275. return err;
  276. if (enable)
  277. phyData |= RTL8366S_PHY_POWER_SAVING_MASK;
  278. else
  279. phyData &= ~RTL8366S_PHY_POWER_SAVING_MASK;
  280. err = rtl8366s_write_phy_reg(smi, port, 0, RTL8366S_PHY_POWER_SAVING_CTRL_REG, phyData);
  281. if (err)
  282. return err;
  283. return 0;
  284. }
  285. static int rtl8366s_set_green(struct rtl8366_smi *smi, int enable)
  286. {
  287. int err;
  288. unsigned i;
  289. u32 data = 0;
  290. if (!enable) {
  291. for (i = 0; i <= RTL8366S_PHY_NO_MAX; i++) {
  292. rtl8366s_set_green_port(smi, i, 0);
  293. }
  294. }
  295. if (enable)
  296. data = (RTL8366S_GREEN_ETHERNET_TX_BIT | RTL8366S_GREEN_ETHERNET_RX_BIT);
  297. REG_RMW(smi, RTL8366S_GREEN_ETHERNET_CTRL_REG, RTL8366S_GREEN_ETHERNET_CTRL_MASK, data);
  298. return 0;
  299. }
  300. static int rtl8366s_setup(struct rtl8366_smi *smi)
  301. {
  302. int err;
  303. unsigned i;
  304. unsigned num_initvals;
  305. const __be32 *paddr;
  306. struct device_node *np = smi->parent->of_node;
  307. paddr = of_get_property(np, "realtek,initvals", &num_initvals);
  308. if (paddr) {
  309. dev_info(smi->parent, "applying initvals from DTS\n");
  310. if (num_initvals < (2 * sizeof(*paddr)))
  311. return -EINVAL;
  312. num_initvals /= sizeof(*paddr);
  313. for (i = 0; i < num_initvals - 1; i += 2) {
  314. u32 reg = be32_to_cpup(paddr + i);
  315. u32 val = be32_to_cpup(paddr + i + 1);
  316. REG_WR(smi, reg, val);
  317. }
  318. }
  319. if (of_property_read_bool(np, "realtek,green-ethernet-features")) {
  320. dev_info(smi->parent, "activating Green Ethernet features\n");
  321. err = rtl8366s_set_green(smi, 1);
  322. if (err)
  323. return err;
  324. for (i = 0; i <= RTL8366S_PHY_NO_MAX; i++) {
  325. err = rtl8366s_set_green_port(smi, i, 1);
  326. if (err)
  327. return err;
  328. }
  329. }
  330. /* set maximum packet length to 1536 bytes */
  331. REG_RMW(smi, RTL8366S_SGCR, RTL8366S_SGCR_MAX_LENGTH_MASK,
  332. RTL8366S_SGCR_MAX_LENGTH_1536);
  333. /* enable learning for all ports */
  334. REG_WR(smi, RTL8366S_SSCR0, 0);
  335. /* enable auto ageing for all ports */
  336. REG_WR(smi, RTL8366S_SSCR1, 0);
  337. /*
  338. * discard VLAN tagged packets if the port is not a member of
  339. * the VLAN with which the packets is associated.
  340. */
  341. REG_WR(smi, RTL8366S_VLAN_MEMBERINGRESS_REG, RTL8366S_PORT_ALL);
  342. /* don't drop packets whose DA has not been learned */
  343. REG_RMW(smi, RTL8366S_SSCR2, RTL8366S_SSCR2_DROP_UNKNOWN_DA, 0);
  344. return 0;
  345. }
  346. static int rtl8366_get_mib_counter(struct rtl8366_smi *smi, int counter,
  347. int port, unsigned long long *val)
  348. {
  349. int i;
  350. int err;
  351. u32 addr, data;
  352. u64 mibvalue;
  353. if (port > RTL8366S_NUM_PORTS || counter >= RTL8366S_MIB_COUNT)
  354. return -EINVAL;
  355. switch (rtl8366s_mib_counters[counter].base) {
  356. case 0:
  357. addr = RTL8366S_MIB_COUNTER_BASE +
  358. RTL8366S_MIB_COUNTER_PORT_OFFSET * port;
  359. break;
  360. case 1:
  361. addr = RTL8366S_MIB_COUNTER_BASE2 +
  362. RTL8366S_MIB_COUNTER_PORT_OFFSET2 * port;
  363. break;
  364. default:
  365. return -EINVAL;
  366. }
  367. addr += rtl8366s_mib_counters[counter].offset;
  368. /*
  369. * Writing access counter address first
  370. * then ASIC will prepare 64bits counter wait for being retrived
  371. */
  372. data = 0; /* writing data will be discard by ASIC */
  373. err = rtl8366_smi_write_reg(smi, addr, data);
  374. if (err)
  375. return err;
  376. /* read MIB control register */
  377. err = rtl8366_smi_read_reg(smi, RTL8366S_MIB_CTRL_REG, &data);
  378. if (err)
  379. return err;
  380. if (data & RTL8366S_MIB_CTRL_BUSY_MASK)
  381. return -EBUSY;
  382. if (data & RTL8366S_MIB_CTRL_RESET_MASK)
  383. return -EIO;
  384. mibvalue = 0;
  385. for (i = rtl8366s_mib_counters[counter].length; i > 0; i--) {
  386. err = rtl8366_smi_read_reg(smi, addr + (i - 1), &data);
  387. if (err)
  388. return err;
  389. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  390. }
  391. *val = mibvalue;
  392. return 0;
  393. }
  394. static int rtl8366s_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  395. struct rtl8366_vlan_4k *vlan4k)
  396. {
  397. u32 data[2];
  398. int err;
  399. int i;
  400. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  401. if (vid >= RTL8366S_NUM_VIDS)
  402. return -EINVAL;
  403. /* write VID */
  404. err = rtl8366_smi_write_reg(smi, RTL8366S_VLAN_TABLE_WRITE_BASE,
  405. vid & RTL8366S_VLAN_VID_MASK);
  406. if (err)
  407. return err;
  408. /* write table access control word */
  409. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  410. RTL8366S_TABLE_VLAN_READ_CTRL);
  411. if (err)
  412. return err;
  413. for (i = 0; i < 2; i++) {
  414. err = rtl8366_smi_read_reg(smi,
  415. RTL8366S_VLAN_TABLE_READ_BASE + i,
  416. &data[i]);
  417. if (err)
  418. return err;
  419. }
  420. vlan4k->vid = vid;
  421. vlan4k->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  422. RTL8366S_VLAN_UNTAG_MASK;
  423. vlan4k->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  424. vlan4k->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  425. RTL8366S_VLAN_FID_MASK;
  426. return 0;
  427. }
  428. static int rtl8366s_set_vlan_4k(struct rtl8366_smi *smi,
  429. const struct rtl8366_vlan_4k *vlan4k)
  430. {
  431. u32 data[2];
  432. int err;
  433. int i;
  434. if (vlan4k->vid >= RTL8366S_NUM_VIDS ||
  435. vlan4k->member > RTL8366S_VLAN_MEMBER_MASK ||
  436. vlan4k->untag > RTL8366S_VLAN_UNTAG_MASK ||
  437. vlan4k->fid > RTL8366S_FIDMAX)
  438. return -EINVAL;
  439. data[0] = vlan4k->vid & RTL8366S_VLAN_VID_MASK;
  440. data[1] = (vlan4k->member & RTL8366S_VLAN_MEMBER_MASK) |
  441. ((vlan4k->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  442. RTL8366S_VLAN_UNTAG_SHIFT) |
  443. ((vlan4k->fid & RTL8366S_VLAN_FID_MASK) <<
  444. RTL8366S_VLAN_FID_SHIFT);
  445. for (i = 0; i < 2; i++) {
  446. err = rtl8366_smi_write_reg(smi,
  447. RTL8366S_VLAN_TABLE_WRITE_BASE + i,
  448. data[i]);
  449. if (err)
  450. return err;
  451. }
  452. /* write table access control word */
  453. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  454. RTL8366S_TABLE_VLAN_WRITE_CTRL);
  455. return err;
  456. }
  457. static int rtl8366s_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  458. struct rtl8366_vlan_mc *vlanmc)
  459. {
  460. u32 data[2];
  461. int err;
  462. int i;
  463. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  464. if (index >= RTL8366S_NUM_VLANS)
  465. return -EINVAL;
  466. for (i = 0; i < 2; i++) {
  467. err = rtl8366_smi_read_reg(smi,
  468. RTL8366S_VLAN_MC_BASE(index) + i,
  469. &data[i]);
  470. if (err)
  471. return err;
  472. }
  473. vlanmc->vid = data[0] & RTL8366S_VLAN_VID_MASK;
  474. vlanmc->priority = (data[0] >> RTL8366S_VLAN_PRIORITY_SHIFT) &
  475. RTL8366S_VLAN_PRIORITY_MASK;
  476. vlanmc->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  477. RTL8366S_VLAN_UNTAG_MASK;
  478. vlanmc->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  479. vlanmc->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  480. RTL8366S_VLAN_FID_MASK;
  481. return 0;
  482. }
  483. static int rtl8366s_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  484. const struct rtl8366_vlan_mc *vlanmc)
  485. {
  486. u32 data[2];
  487. int err;
  488. int i;
  489. if (index >= RTL8366S_NUM_VLANS ||
  490. vlanmc->vid >= RTL8366S_NUM_VIDS ||
  491. vlanmc->priority > RTL8366S_PRIORITYMAX ||
  492. vlanmc->member > RTL8366S_VLAN_MEMBER_MASK ||
  493. vlanmc->untag > RTL8366S_VLAN_UNTAG_MASK ||
  494. vlanmc->fid > RTL8366S_FIDMAX)
  495. return -EINVAL;
  496. data[0] = (vlanmc->vid & RTL8366S_VLAN_VID_MASK) |
  497. ((vlanmc->priority & RTL8366S_VLAN_PRIORITY_MASK) <<
  498. RTL8366S_VLAN_PRIORITY_SHIFT);
  499. data[1] = (vlanmc->member & RTL8366S_VLAN_MEMBER_MASK) |
  500. ((vlanmc->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  501. RTL8366S_VLAN_UNTAG_SHIFT) |
  502. ((vlanmc->fid & RTL8366S_VLAN_FID_MASK) <<
  503. RTL8366S_VLAN_FID_SHIFT);
  504. for (i = 0; i < 2; i++) {
  505. err = rtl8366_smi_write_reg(smi,
  506. RTL8366S_VLAN_MC_BASE(index) + i,
  507. data[i]);
  508. if (err)
  509. return err;
  510. }
  511. return 0;
  512. }
  513. static int rtl8366s_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  514. {
  515. u32 data;
  516. int err;
  517. if (port >= RTL8366S_NUM_PORTS)
  518. return -EINVAL;
  519. err = rtl8366_smi_read_reg(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  520. &data);
  521. if (err)
  522. return err;
  523. *val = (data >> RTL8366S_PORT_VLAN_CTRL_SHIFT(port)) &
  524. RTL8366S_PORT_VLAN_CTRL_MASK;
  525. return 0;
  526. }
  527. static int rtl8366s_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  528. {
  529. if (port >= RTL8366S_NUM_PORTS || index >= RTL8366S_NUM_VLANS)
  530. return -EINVAL;
  531. return rtl8366_smi_rmwr(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  532. RTL8366S_PORT_VLAN_CTRL_MASK <<
  533. RTL8366S_PORT_VLAN_CTRL_SHIFT(port),
  534. (index & RTL8366S_PORT_VLAN_CTRL_MASK) <<
  535. RTL8366S_PORT_VLAN_CTRL_SHIFT(port));
  536. }
  537. static int rtl8366s_enable_vlan(struct rtl8366_smi *smi, int enable)
  538. {
  539. return rtl8366_smi_rmwr(smi, RTL8366S_SGCR, RTL8366S_SGCR_EN_VLAN,
  540. (enable) ? RTL8366S_SGCR_EN_VLAN : 0);
  541. }
  542. static int rtl8366s_enable_vlan4k(struct rtl8366_smi *smi, int enable)
  543. {
  544. return rtl8366_smi_rmwr(smi, RTL8366S_VLAN_TB_CTRL_REG,
  545. 1, (enable) ? 1 : 0);
  546. }
  547. static int rtl8366s_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  548. {
  549. unsigned max = RTL8366S_NUM_VLANS;
  550. if (smi->vlan4k_enabled)
  551. max = RTL8366S_NUM_VIDS - 1;
  552. if (vlan == 0 || vlan >= max)
  553. return 0;
  554. return 1;
  555. }
  556. static int rtl8366s_enable_port(struct rtl8366_smi *smi, int port, int enable)
  557. {
  558. return rtl8366_smi_rmwr(smi, RTL8366S_PECR, (1 << port),
  559. (enable) ? 0 : (1 << port));
  560. }
  561. static int rtl8366s_sw_reset_mibs(struct switch_dev *dev,
  562. const struct switch_attr *attr,
  563. struct switch_val *val)
  564. {
  565. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  566. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG, 0, (1 << 2));
  567. }
  568. static int rtl8366s_sw_get_blinkrate(struct switch_dev *dev,
  569. const struct switch_attr *attr,
  570. struct switch_val *val)
  571. {
  572. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  573. u32 data;
  574. rtl8366_smi_read_reg(smi, RTL8366S_LED_BLINKRATE_REG, &data);
  575. val->value.i = (data & (RTL8366S_LED_BLINKRATE_MASK));
  576. return 0;
  577. }
  578. static int rtl8366s_sw_set_blinkrate(struct switch_dev *dev,
  579. const struct switch_attr *attr,
  580. struct switch_val *val)
  581. {
  582. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  583. if (val->value.i >= 6)
  584. return -EINVAL;
  585. return rtl8366_smi_rmwr(smi, RTL8366S_LED_BLINKRATE_REG,
  586. RTL8366S_LED_BLINKRATE_MASK,
  587. val->value.i);
  588. }
  589. static int rtl8366s_sw_get_max_length(struct switch_dev *dev,
  590. const struct switch_attr *attr,
  591. struct switch_val *val)
  592. {
  593. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  594. u32 data;
  595. rtl8366_smi_read_reg(smi, RTL8366S_SGCR, &data);
  596. val->value.i = ((data & (RTL8366S_SGCR_MAX_LENGTH_MASK)) >> 4);
  597. return 0;
  598. }
  599. static int rtl8366s_sw_set_max_length(struct switch_dev *dev,
  600. const struct switch_attr *attr,
  601. struct switch_val *val)
  602. {
  603. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  604. char length_code;
  605. switch (val->value.i) {
  606. case 0:
  607. length_code = RTL8366S_SGCR_MAX_LENGTH_1522;
  608. break;
  609. case 1:
  610. length_code = RTL8366S_SGCR_MAX_LENGTH_1536;
  611. break;
  612. case 2:
  613. length_code = RTL8366S_SGCR_MAX_LENGTH_1552;
  614. break;
  615. case 3:
  616. length_code = RTL8366S_SGCR_MAX_LENGTH_16000;
  617. break;
  618. default:
  619. return -EINVAL;
  620. }
  621. return rtl8366_smi_rmwr(smi, RTL8366S_SGCR,
  622. RTL8366S_SGCR_MAX_LENGTH_MASK,
  623. length_code);
  624. }
  625. static int rtl8366s_sw_get_learning_enable(struct switch_dev *dev,
  626. const struct switch_attr *attr,
  627. struct switch_val *val)
  628. {
  629. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  630. u32 data;
  631. rtl8366_smi_read_reg(smi,RTL8366S_SSCR0, &data);
  632. val->value.i = !data;
  633. return 0;
  634. }
  635. static int rtl8366s_sw_set_learning_enable(struct switch_dev *dev,
  636. const struct switch_attr *attr,
  637. struct switch_val *val)
  638. {
  639. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  640. u32 portmask = 0;
  641. int err = 0;
  642. if (!val->value.i)
  643. portmask = RTL8366S_PORT_ALL;
  644. /* set learning for all ports */
  645. REG_WR(smi, RTL8366S_SSCR0, portmask);
  646. /* set auto ageing for all ports */
  647. REG_WR(smi, RTL8366S_SSCR1, portmask);
  648. return 0;
  649. }
  650. static int rtl8366s_sw_get_green(struct switch_dev *dev,
  651. const struct switch_attr *attr,
  652. struct switch_val *val)
  653. {
  654. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  655. u32 data;
  656. int err;
  657. err = rtl8366_smi_read_reg(smi, RTL8366S_GREEN_ETHERNET_CTRL_REG, &data);
  658. if (err)
  659. return err;
  660. val->value.i = ((data & (RTL8366S_GREEN_ETHERNET_TX_BIT | RTL8366S_GREEN_ETHERNET_RX_BIT)) != 0) ? 1 : 0;
  661. return 0;
  662. }
  663. static int rtl8366s_sw_set_green(struct switch_dev *dev,
  664. const struct switch_attr *attr,
  665. struct switch_val *val)
  666. {
  667. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  668. return rtl8366s_set_green(smi, val->value.i);
  669. }
  670. static int rtl8366s_sw_get_port_link(struct switch_dev *dev,
  671. int port,
  672. struct switch_port_link *link)
  673. {
  674. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  675. u32 data = 0;
  676. u32 speed;
  677. if (port >= RTL8366S_NUM_PORTS)
  678. return -EINVAL;
  679. rtl8366_smi_read_reg(smi, RTL8366S_PORT_LINK_STATUS_BASE + (port / 2),
  680. &data);
  681. if (port % 2)
  682. data = data >> 8;
  683. link->link = !!(data & RTL8366S_PORT_STATUS_LINK_MASK);
  684. if (!link->link)
  685. return 0;
  686. link->duplex = !!(data & RTL8366S_PORT_STATUS_DUPLEX_MASK);
  687. link->rx_flow = !!(data & RTL8366S_PORT_STATUS_RXPAUSE_MASK);
  688. link->tx_flow = !!(data & RTL8366S_PORT_STATUS_TXPAUSE_MASK);
  689. link->aneg = !!(data & RTL8366S_PORT_STATUS_AN_MASK);
  690. speed = (data & RTL8366S_PORT_STATUS_SPEED_MASK);
  691. switch (speed) {
  692. case 0:
  693. link->speed = SWITCH_PORT_SPEED_10;
  694. break;
  695. case 1:
  696. link->speed = SWITCH_PORT_SPEED_100;
  697. break;
  698. case 2:
  699. link->speed = SWITCH_PORT_SPEED_1000;
  700. break;
  701. default:
  702. link->speed = SWITCH_PORT_SPEED_UNKNOWN;
  703. break;
  704. }
  705. return 0;
  706. }
  707. static int rtl8366s_sw_set_port_led(struct switch_dev *dev,
  708. const struct switch_attr *attr,
  709. struct switch_val *val)
  710. {
  711. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  712. u32 data;
  713. u32 mask;
  714. u32 reg;
  715. if (val->port_vlan >= RTL8366S_NUM_PORTS ||
  716. (1 << val->port_vlan) == RTL8366S_PORT_UNKNOWN)
  717. return -EINVAL;
  718. if (val->port_vlan == RTL8366S_PORT_NUM_CPU) {
  719. reg = RTL8366S_LED_BLINKRATE_REG;
  720. mask = 0xF << 4;
  721. data = val->value.i << 4;
  722. } else {
  723. reg = RTL8366S_LED_CTRL_REG;
  724. mask = 0xF << (val->port_vlan * 4),
  725. data = val->value.i << (val->port_vlan * 4);
  726. }
  727. return rtl8366_smi_rmwr(smi, reg, mask, data);
  728. }
  729. static int rtl8366s_sw_get_port_led(struct switch_dev *dev,
  730. const struct switch_attr *attr,
  731. struct switch_val *val)
  732. {
  733. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  734. u32 data = 0;
  735. if (val->port_vlan >= RTL8366S_NUM_LEDGROUPS)
  736. return -EINVAL;
  737. rtl8366_smi_read_reg(smi, RTL8366S_LED_CTRL_REG, &data);
  738. val->value.i = (data >> (val->port_vlan * 4)) & 0x000F;
  739. return 0;
  740. }
  741. static int rtl8366s_sw_get_green_port(struct switch_dev *dev,
  742. const struct switch_attr *attr,
  743. struct switch_val *val)
  744. {
  745. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  746. int err;
  747. u32 phyData;
  748. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  749. return -EINVAL;
  750. err = rtl8366s_read_phy_reg(smi, val->port_vlan, 0, RTL8366S_PHY_POWER_SAVING_CTRL_REG, &phyData);
  751. if (err)
  752. return err;
  753. val->value.i = ((phyData & RTL8366S_PHY_POWER_SAVING_MASK) != 0) ? 1 : 0;
  754. return 0;
  755. }
  756. static int rtl8366s_sw_set_green_port(struct switch_dev *dev,
  757. const struct switch_attr *attr,
  758. struct switch_val *val)
  759. {
  760. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  761. return rtl8366s_set_green_port(smi, val->port_vlan, val->value.i);
  762. }
  763. static int rtl8366s_sw_reset_port_mibs(struct switch_dev *dev,
  764. const struct switch_attr *attr,
  765. struct switch_val *val)
  766. {
  767. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  768. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  769. return -EINVAL;
  770. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG,
  771. 0, (1 << (val->port_vlan + 3)));
  772. }
  773. static int rtl8366s_sw_get_port_stats(struct switch_dev *dev, int port,
  774. struct switch_port_stats *stats)
  775. {
  776. return (rtl8366_sw_get_port_stats(dev, port, stats,
  777. RTL8366S_MIB_TXB_ID, RTL8366S_MIB_RXB_ID));
  778. }
  779. static struct switch_attr rtl8366s_globals[] = {
  780. {
  781. .type = SWITCH_TYPE_INT,
  782. .name = "enable_learning",
  783. .description = "Enable learning, enable aging",
  784. .set = rtl8366s_sw_set_learning_enable,
  785. .get = rtl8366s_sw_get_learning_enable,
  786. .max = 1,
  787. }, {
  788. .type = SWITCH_TYPE_INT,
  789. .name = "enable_vlan",
  790. .description = "Enable VLAN mode",
  791. .set = rtl8366_sw_set_vlan_enable,
  792. .get = rtl8366_sw_get_vlan_enable,
  793. .max = 1,
  794. .ofs = 1
  795. }, {
  796. .type = SWITCH_TYPE_INT,
  797. .name = "enable_vlan4k",
  798. .description = "Enable VLAN 4K mode",
  799. .set = rtl8366_sw_set_vlan_enable,
  800. .get = rtl8366_sw_get_vlan_enable,
  801. .max = 1,
  802. .ofs = 2
  803. }, {
  804. .type = SWITCH_TYPE_NOVAL,
  805. .name = "reset_mibs",
  806. .description = "Reset all MIB counters",
  807. .set = rtl8366s_sw_reset_mibs,
  808. }, {
  809. .type = SWITCH_TYPE_INT,
  810. .name = "blinkrate",
  811. .description = "Get/Set LED blinking rate (0 = 43ms, 1 = 84ms,"
  812. " 2 = 120ms, 3 = 170ms, 4 = 340ms, 5 = 670ms)",
  813. .set = rtl8366s_sw_set_blinkrate,
  814. .get = rtl8366s_sw_get_blinkrate,
  815. .max = 5
  816. }, {
  817. .type = SWITCH_TYPE_INT,
  818. .name = "max_length",
  819. .description = "Get/Set the maximum length of valid packets"
  820. " (0 = 1522, 1 = 1536, 2 = 1552, 3 = 16000 (9216?))",
  821. .set = rtl8366s_sw_set_max_length,
  822. .get = rtl8366s_sw_get_max_length,
  823. .max = 3,
  824. }, {
  825. .type = SWITCH_TYPE_INT,
  826. .name = "green_mode",
  827. .description = "Get/Set the router green feature",
  828. .set = rtl8366s_sw_set_green,
  829. .get = rtl8366s_sw_get_green,
  830. .max = 1,
  831. },
  832. };
  833. static struct switch_attr rtl8366s_port[] = {
  834. {
  835. .type = SWITCH_TYPE_NOVAL,
  836. .name = "reset_mib",
  837. .description = "Reset single port MIB counters",
  838. .set = rtl8366s_sw_reset_port_mibs,
  839. }, {
  840. .type = SWITCH_TYPE_STRING,
  841. .name = "mib",
  842. .description = "Get MIB counters for port",
  843. .max = 33,
  844. .set = NULL,
  845. .get = rtl8366_sw_get_port_mib,
  846. }, {
  847. .type = SWITCH_TYPE_INT,
  848. .name = "led",
  849. .description = "Get/Set port group (0 - 3) led mode (0 - 15)",
  850. .max = 15,
  851. .set = rtl8366s_sw_set_port_led,
  852. .get = rtl8366s_sw_get_port_led,
  853. }, {
  854. .type = SWITCH_TYPE_INT,
  855. .name = "green_port",
  856. .description = "Get/Set port green feature (0 - 1)",
  857. .max = 1,
  858. .set = rtl8366s_sw_set_green_port,
  859. .get = rtl8366s_sw_get_green_port,
  860. },
  861. };
  862. static struct switch_attr rtl8366s_vlan[] = {
  863. {
  864. .type = SWITCH_TYPE_STRING,
  865. .name = "info",
  866. .description = "Get vlan information",
  867. .max = 1,
  868. .set = NULL,
  869. .get = rtl8366_sw_get_vlan_info,
  870. }, {
  871. .type = SWITCH_TYPE_INT,
  872. .name = "fid",
  873. .description = "Get/Set vlan FID",
  874. .max = RTL8366S_FIDMAX,
  875. .set = rtl8366_sw_set_vlan_fid,
  876. .get = rtl8366_sw_get_vlan_fid,
  877. },
  878. };
  879. static const struct switch_dev_ops rtl8366_ops = {
  880. .attr_global = {
  881. .attr = rtl8366s_globals,
  882. .n_attr = ARRAY_SIZE(rtl8366s_globals),
  883. },
  884. .attr_port = {
  885. .attr = rtl8366s_port,
  886. .n_attr = ARRAY_SIZE(rtl8366s_port),
  887. },
  888. .attr_vlan = {
  889. .attr = rtl8366s_vlan,
  890. .n_attr = ARRAY_SIZE(rtl8366s_vlan),
  891. },
  892. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  893. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  894. .get_port_pvid = rtl8366_sw_get_port_pvid,
  895. .set_port_pvid = rtl8366_sw_set_port_pvid,
  896. .reset_switch = rtl8366_sw_reset_switch,
  897. .get_port_link = rtl8366s_sw_get_port_link,
  898. .get_port_stats = rtl8366s_sw_get_port_stats,
  899. };
  900. static int rtl8366s_switch_init(struct rtl8366_smi *smi)
  901. {
  902. struct switch_dev *dev = &smi->sw_dev;
  903. int err;
  904. dev->name = "RTL8366S";
  905. dev->cpu_port = RTL8366S_PORT_NUM_CPU;
  906. dev->ports = RTL8366S_NUM_PORTS;
  907. dev->vlans = RTL8366S_NUM_VIDS;
  908. dev->ops = &rtl8366_ops;
  909. dev->alias = dev_name(smi->parent);
  910. err = register_switch(dev, NULL);
  911. if (err)
  912. dev_err(smi->parent, "switch registration failed\n");
  913. return err;
  914. }
  915. static void rtl8366s_switch_cleanup(struct rtl8366_smi *smi)
  916. {
  917. unregister_switch(&smi->sw_dev);
  918. }
  919. static int rtl8366s_mii_read(struct mii_bus *bus, int addr, int reg)
  920. {
  921. struct rtl8366_smi *smi = bus->priv;
  922. u32 val = 0;
  923. int err;
  924. err = rtl8366s_read_phy_reg(smi, addr, 0, reg, &val);
  925. if (err)
  926. return 0xffff;
  927. return val;
  928. }
  929. static int rtl8366s_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  930. {
  931. struct rtl8366_smi *smi = bus->priv;
  932. u32 t;
  933. int err;
  934. err = rtl8366s_write_phy_reg(smi, addr, 0, reg, val);
  935. /* flush write */
  936. (void) rtl8366s_read_phy_reg(smi, addr, 0, reg, &t);
  937. return err;
  938. }
  939. static int rtl8366s_detect(struct rtl8366_smi *smi)
  940. {
  941. u32 chip_id = 0;
  942. u32 chip_ver = 0;
  943. int ret;
  944. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_ID_REG, &chip_id);
  945. if (ret) {
  946. dev_err(smi->parent, "unable to read chip id\n");
  947. return ret;
  948. }
  949. switch (chip_id) {
  950. case RTL8366S_CHIP_ID_8366:
  951. break;
  952. default:
  953. dev_err(smi->parent, "unknown chip id (%04x)\n", chip_id);
  954. return -ENODEV;
  955. }
  956. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_VERSION_CTRL_REG,
  957. &chip_ver);
  958. if (ret) {
  959. dev_err(smi->parent, "unable to read chip version\n");
  960. return ret;
  961. }
  962. dev_info(smi->parent, "RTL%04x ver. %u chip found\n",
  963. chip_id, chip_ver & RTL8366S_CHIP_VERSION_MASK);
  964. return 0;
  965. }
  966. static struct rtl8366_smi_ops rtl8366s_smi_ops = {
  967. .detect = rtl8366s_detect,
  968. .reset_chip = rtl8366s_reset_chip,
  969. .setup = rtl8366s_setup,
  970. .mii_read = rtl8366s_mii_read,
  971. .mii_write = rtl8366s_mii_write,
  972. .get_vlan_mc = rtl8366s_get_vlan_mc,
  973. .set_vlan_mc = rtl8366s_set_vlan_mc,
  974. .get_vlan_4k = rtl8366s_get_vlan_4k,
  975. .set_vlan_4k = rtl8366s_set_vlan_4k,
  976. .get_mc_index = rtl8366s_get_mc_index,
  977. .set_mc_index = rtl8366s_set_mc_index,
  978. .get_mib_counter = rtl8366_get_mib_counter,
  979. .is_vlan_valid = rtl8366s_is_vlan_valid,
  980. .enable_vlan = rtl8366s_enable_vlan,
  981. .enable_vlan4k = rtl8366s_enable_vlan4k,
  982. .enable_port = rtl8366s_enable_port,
  983. };
  984. static int rtl8366s_probe(struct platform_device *pdev)
  985. {
  986. static int rtl8366_smi_version_printed;
  987. struct rtl8366_smi *smi;
  988. int err;
  989. if (!rtl8366_smi_version_printed++)
  990. printk(KERN_NOTICE RTL8366S_DRIVER_DESC
  991. " version " RTL8366S_DRIVER_VER"\n");
  992. smi = rtl8366_smi_probe(pdev);
  993. if (IS_ERR(smi))
  994. return PTR_ERR(smi);
  995. smi->clk_delay = 10;
  996. smi->cmd_read = 0xa9;
  997. smi->cmd_write = 0xa8;
  998. smi->ops = &rtl8366s_smi_ops;
  999. smi->cpu_port = RTL8366S_PORT_NUM_CPU;
  1000. smi->num_ports = RTL8366S_NUM_PORTS;
  1001. smi->num_vlan_mc = RTL8366S_NUM_VLANS;
  1002. smi->mib_counters = rtl8366s_mib_counters;
  1003. smi->num_mib_counters = ARRAY_SIZE(rtl8366s_mib_counters);
  1004. err = rtl8366_smi_init(smi);
  1005. if (err)
  1006. goto err_free_smi;
  1007. platform_set_drvdata(pdev, smi);
  1008. err = rtl8366s_switch_init(smi);
  1009. if (err)
  1010. goto err_clear_drvdata;
  1011. return 0;
  1012. err_clear_drvdata:
  1013. platform_set_drvdata(pdev, NULL);
  1014. rtl8366_smi_cleanup(smi);
  1015. err_free_smi:
  1016. kfree(smi);
  1017. return err;
  1018. }
  1019. static void rtl8366s_remove(struct platform_device *pdev)
  1020. {
  1021. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  1022. if (smi) {
  1023. rtl8366s_switch_cleanup(smi);
  1024. platform_set_drvdata(pdev, NULL);
  1025. rtl8366_smi_cleanup(smi);
  1026. kfree(smi);
  1027. }
  1028. }
  1029. static const struct of_device_id rtl8366s_match[] = {
  1030. { .compatible = "realtek,rtl8366s" },
  1031. {},
  1032. };
  1033. MODULE_DEVICE_TABLE(of, rtl8366s_match);
  1034. static struct platform_driver rtl8366s_driver = {
  1035. .driver = {
  1036. .name = RTL8366S_DRIVER_NAME,
  1037. .of_match_table = rtl8366s_match,
  1038. },
  1039. .probe = rtl8366s_probe,
  1040. .remove_new = rtl8366s_remove,
  1041. };
  1042. static int __init rtl8366s_module_init(void)
  1043. {
  1044. return platform_driver_register(&rtl8366s_driver);
  1045. }
  1046. module_init(rtl8366s_module_init);
  1047. static void __exit rtl8366s_module_exit(void)
  1048. {
  1049. platform_driver_unregister(&rtl8366s_driver);
  1050. }
  1051. module_exit(rtl8366s_module_exit);
  1052. MODULE_DESCRIPTION(RTL8366S_DRIVER_DESC);
  1053. MODULE_VERSION(RTL8366S_DRIVER_VER);
  1054. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  1055. MODULE_AUTHOR("Antti Seppälä <[email protected]>");
  1056. MODULE_LICENSE("GPL v2");
  1057. MODULE_ALIAS("platform:" RTL8366S_DRIVER_NAME);