2
0

986-rt2x00-add-TX-LOFT-calibration.patch 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002
  1. --- a/drivers/net/wireless/ralink/rt2x00/rt2800lib.c
  2. +++ b/drivers/net/wireless/ralink/rt2x00/rt2800lib.c
  3. @@ -9000,6 +9000,954 @@ restore_value:
  4. }
  5. EXPORT_SYMBOL_GPL(rt2800_rxiq_calibration);
  6. +static void rt2800_rf_configstore(struct rt2x00_dev *rt2x00dev, rf_reg_pair rf_reg_record[][13], u8 chain)
  7. +{
  8. + u8 rfvalue = 0;
  9. +
  10. + if (chain == CHAIN_0) {
  11. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  12. + rf_reg_record[CHAIN_0][0].bank = 0;
  13. + rf_reg_record[CHAIN_0][0].reg = 1;
  14. + rf_reg_record[CHAIN_0][0].value = rfvalue;
  15. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  16. + rf_reg_record[CHAIN_0][1].bank = 0;
  17. + rf_reg_record[CHAIN_0][1].reg = 2;
  18. + rf_reg_record[CHAIN_0][1].value = rfvalue;
  19. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  20. + rf_reg_record[CHAIN_0][2].bank = 0;
  21. + rf_reg_record[CHAIN_0][2].reg = 35;
  22. + rf_reg_record[CHAIN_0][2].value = rfvalue;
  23. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  24. + rf_reg_record[CHAIN_0][3].bank = 0;
  25. + rf_reg_record[CHAIN_0][3].reg = 42;
  26. + rf_reg_record[CHAIN_0][3].value = rfvalue;
  27. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 0);
  28. + rf_reg_record[CHAIN_0][4].bank = 4;
  29. + rf_reg_record[CHAIN_0][4].reg = 0;
  30. + rf_reg_record[CHAIN_0][4].value = rfvalue;
  31. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 2);
  32. + rf_reg_record[CHAIN_0][5].bank = 4;
  33. + rf_reg_record[CHAIN_0][5].reg = 2;
  34. + rf_reg_record[CHAIN_0][5].value = rfvalue;
  35. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 34);
  36. + rf_reg_record[CHAIN_0][6].bank = 4;
  37. + rf_reg_record[CHAIN_0][6].reg = 34;
  38. + rf_reg_record[CHAIN_0][6].value = rfvalue;
  39. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  40. + rf_reg_record[CHAIN_0][7].bank = 5;
  41. + rf_reg_record[CHAIN_0][7].reg = 3;
  42. + rf_reg_record[CHAIN_0][7].value = rfvalue;
  43. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  44. + rf_reg_record[CHAIN_0][8].bank = 5;
  45. + rf_reg_record[CHAIN_0][8].reg = 4;
  46. + rf_reg_record[CHAIN_0][8].value = rfvalue;
  47. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  48. + rf_reg_record[CHAIN_0][9].bank = 5;
  49. + rf_reg_record[CHAIN_0][9].reg = 17;
  50. + rf_reg_record[CHAIN_0][9].value = rfvalue;
  51. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  52. + rf_reg_record[CHAIN_0][10].bank = 5;
  53. + rf_reg_record[CHAIN_0][10].reg = 18;
  54. + rf_reg_record[CHAIN_0][10].value = rfvalue;
  55. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  56. + rf_reg_record[CHAIN_0][11].bank = 5;
  57. + rf_reg_record[CHAIN_0][11].reg = 19;
  58. + rf_reg_record[CHAIN_0][11].value = rfvalue;
  59. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  60. + rf_reg_record[CHAIN_0][12].bank = 5;
  61. + rf_reg_record[CHAIN_0][12].reg = 20;
  62. + rf_reg_record[CHAIN_0][12].value = rfvalue;
  63. + } else if (chain == CHAIN_1) {
  64. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  65. + rf_reg_record[CHAIN_1][0].bank = 0;
  66. + rf_reg_record[CHAIN_1][0].reg = 1;
  67. + rf_reg_record[CHAIN_1][0].value = rfvalue;
  68. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  69. + rf_reg_record[CHAIN_1][1].bank = 0;
  70. + rf_reg_record[CHAIN_1][1].reg = 2;
  71. + rf_reg_record[CHAIN_1][1].value = rfvalue;
  72. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  73. + rf_reg_record[CHAIN_1][2].bank = 0;
  74. + rf_reg_record[CHAIN_1][2].reg = 35;
  75. + rf_reg_record[CHAIN_1][2].value = rfvalue;
  76. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  77. + rf_reg_record[CHAIN_1][3].bank = 0;
  78. + rf_reg_record[CHAIN_1][3].reg = 42;
  79. + rf_reg_record[CHAIN_1][3].value = rfvalue;
  80. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 0);
  81. + rf_reg_record[CHAIN_1][4].bank = 6;
  82. + rf_reg_record[CHAIN_1][4].reg = 0;
  83. + rf_reg_record[CHAIN_1][4].value = rfvalue;
  84. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 2);
  85. + rf_reg_record[CHAIN_1][5].bank = 6;
  86. + rf_reg_record[CHAIN_1][5].reg = 2;
  87. + rf_reg_record[CHAIN_1][5].value = rfvalue;
  88. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 34);
  89. + rf_reg_record[CHAIN_1][6].bank = 6;
  90. + rf_reg_record[CHAIN_1][6].reg = 34;
  91. + rf_reg_record[CHAIN_1][6].value = rfvalue;
  92. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 3);
  93. + rf_reg_record[CHAIN_1][7].bank = 7;
  94. + rf_reg_record[CHAIN_1][7].reg = 3;
  95. + rf_reg_record[CHAIN_1][7].value = rfvalue;
  96. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 4);
  97. + rf_reg_record[CHAIN_1][8].bank = 7;
  98. + rf_reg_record[CHAIN_1][8].reg = 4;
  99. + rf_reg_record[CHAIN_1][8].value = rfvalue;
  100. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 17);
  101. + rf_reg_record[CHAIN_1][9].bank = 7;
  102. + rf_reg_record[CHAIN_1][9].reg = 17;
  103. + rf_reg_record[CHAIN_1][9].value = rfvalue;
  104. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 18);
  105. + rf_reg_record[CHAIN_1][10].bank = 7;
  106. + rf_reg_record[CHAIN_1][10].reg = 18;
  107. + rf_reg_record[CHAIN_1][10].value = rfvalue;
  108. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 19);
  109. + rf_reg_record[CHAIN_1][11].bank = 7;
  110. + rf_reg_record[CHAIN_1][11].reg = 19;
  111. + rf_reg_record[CHAIN_1][11].value = rfvalue;
  112. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 20);
  113. + rf_reg_record[CHAIN_1][12].bank = 7;
  114. + rf_reg_record[CHAIN_1][12].reg = 20;
  115. + rf_reg_record[CHAIN_1][12].value = rfvalue;
  116. + } else {
  117. + rt2x00_warn(rt2x00dev, "Unknown chain = %u\n", chain);
  118. + return;
  119. + }
  120. +
  121. + return;
  122. +}
  123. +EXPORT_SYMBOL_GPL(rt2800_rf_configstore);
  124. +
  125. +static void rt2800_rf_configrecover(struct rt2x00_dev *rt2x00dev, rf_reg_pair rf_record[][13])
  126. +{
  127. + u8 chain_index = 0, record_index = 0;
  128. + u8 bank = 0, rf_register = 0, value = 0;
  129. +
  130. + for (chain_index = 0; chain_index < 2; chain_index++) {
  131. + for (record_index = 0; record_index < 13; record_index++) {
  132. + bank = rf_record[chain_index][record_index].bank;
  133. + rf_register = rf_record[chain_index][record_index].reg;
  134. + value = rf_record[chain_index][record_index].value;
  135. + rt2800_rfcsr_write_bank(rt2x00dev, bank, rf_register, value);
  136. + rt2x00_dbg(rt2x00dev, "bank: %d, rf_register: %d, value: %x\n", bank, rf_register, value);
  137. + }
  138. + }
  139. +
  140. + return;
  141. +}
  142. +EXPORT_SYMBOL_GPL(rt2800_rf_configrecover);
  143. +
  144. +static void rt2800_setbbptonegenerator(struct rt2x00_dev *rt2x00dev)
  145. +{
  146. + rt2800_bbp_write(rt2x00dev, 158, 0xAA);
  147. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  148. +
  149. + rt2800_bbp_write(rt2x00dev, 158, 0xAB);
  150. + rt2800_bbp_write(rt2x00dev, 159, 0x0A);
  151. +
  152. + rt2800_bbp_write(rt2x00dev, 158, 0xAC);
  153. + rt2800_bbp_write(rt2x00dev, 159, 0x3F);
  154. +
  155. + rt2800_bbp_write(rt2x00dev, 158, 0xAD);
  156. + rt2800_bbp_write(rt2x00dev, 159, 0x3F);
  157. +
  158. + rt2800_bbp_write(rt2x00dev, 244, 0x40);
  159. +
  160. + return;
  161. +}
  162. +EXPORT_SYMBOL_GPL(rt2800_setbbptonegenerator);
  163. +
  164. +u32 rt2800_do_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx, u8 read_neg)
  165. +{
  166. + u32 macvalue = 0;
  167. + int fftout_i = 0, fftout_q = 0;
  168. + u32 ptmp=0, pint = 0;
  169. + u8 bbp = 0;
  170. + u8 tidxi;
  171. +
  172. + rt2800_bbp_write(rt2x00dev, 158, 0x00);
  173. + rt2800_bbp_write(rt2x00dev, 159, 0x9b);
  174. +
  175. + bbp = 0x9b;
  176. +
  177. + while (bbp == 0x9b) {
  178. + udelay(10);
  179. + bbp = rt2800_bbp_read(rt2x00dev, 159);
  180. + bbp = bbp & 0xff;
  181. + }
  182. +
  183. + rt2800_bbp_write(rt2x00dev, 158, 0xba);
  184. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  185. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  186. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  187. +
  188. + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  189. +
  190. + fftout_i = (macvalue >> 16);
  191. + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  192. + fftout_q = (macvalue & 0xffff);
  193. + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  194. + ptmp = (fftout_i * fftout_i);
  195. + ptmp = ptmp + (fftout_q * fftout_q);
  196. + pint = ptmp;
  197. + rt2x00_dbg(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
  198. + if (read_neg) {
  199. + pint = pint >> 1;
  200. + tidxi = 0x40 - tidx;
  201. + tidxi = tidxi & 0x3f;
  202. +
  203. + rt2800_bbp_write(rt2x00dev, 158, 0xba);
  204. + rt2800_bbp_write(rt2x00dev, 159, tidxi);
  205. + rt2800_bbp_write(rt2x00dev, 159, tidxi);
  206. + rt2800_bbp_write(rt2x00dev, 159, tidxi);
  207. +
  208. + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  209. +
  210. + fftout_i = (macvalue >> 16);
  211. + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  212. + fftout_q = (macvalue & 0xffff);
  213. + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  214. + ptmp = (fftout_i * fftout_i);
  215. + ptmp = ptmp + (fftout_q * fftout_q);
  216. + ptmp = ptmp >> 1;
  217. + pint = pint + ptmp;
  218. + }
  219. +
  220. + return pint;
  221. +}
  222. +EXPORT_SYMBOL_GPL(rt2800_do_fft_accumulation);
  223. +
  224. +u32 rt2800_read_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx) {
  225. + u32 macvalue = 0;
  226. + int fftout_i = 0, fftout_q = 0;
  227. + u32 ptmp=0, pint = 0;
  228. +
  229. + rt2800_bbp_write(rt2x00dev, 158, 0xBA);
  230. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  231. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  232. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  233. +
  234. + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  235. +
  236. + fftout_i = (macvalue >> 16);
  237. + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  238. + fftout_q = (macvalue & 0xffff);
  239. + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  240. + ptmp = (fftout_i * fftout_i);
  241. + ptmp = ptmp + (fftout_q * fftout_q);
  242. + pint = ptmp;
  243. + rt2x00_info(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
  244. +
  245. + return pint;
  246. +}
  247. +EXPORT_SYMBOL_GPL(rt2800_read_fft_accumulation);
  248. +
  249. +static void rt2800_write_dc(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc, u8 iorq, u8 dc)
  250. +{
  251. + u8 bbp = 0;
  252. +
  253. + rt2800_bbp_write(rt2x00dev, 158, 0xb0);
  254. + bbp = alc | 0x80;
  255. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  256. +
  257. + if (ch_idx == 0)
  258. + bbp = (iorq == 0) ? 0xb1: 0xb2;
  259. + else
  260. + bbp = (iorq == 0) ? 0xb8: 0xb9;
  261. +
  262. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  263. + bbp = dc;
  264. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  265. +
  266. + return;
  267. +}
  268. +EXPORT_SYMBOL_GPL(rt2800_write_dc);
  269. +
  270. +static void rt2800_loft_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc_idx, u8 dc_result[][RF_ALC_NUM][2])
  271. +{
  272. + u32 p0 = 0, p1 = 0, pf = 0;
  273. + char idx0 = 0, idx1 = 0;
  274. + u8 idxf[] = {0x00, 0x00};
  275. + u8 ibit = 0x20;
  276. + u8 iorq;
  277. + char bidx;
  278. +
  279. + rt2800_bbp_write(rt2x00dev, 158, 0xb0);
  280. + rt2800_bbp_write(rt2x00dev, 159, 0x80);
  281. +
  282. + for (bidx = 5; bidx >= 0; bidx--) {
  283. + for (iorq = 0; iorq <= 1; iorq++) {
  284. + rt2x00_dbg(rt2x00dev, "\n========================================================\n");
  285. +
  286. + if (idxf[iorq] == 0x20) {
  287. + idx0 = 0x20;
  288. + p0 = pf;
  289. + } else {
  290. + idx0 = idxf[iorq] - ibit;
  291. + idx0 = idx0 & 0x3F;
  292. + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx0);
  293. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  294. + }
  295. +
  296. + idx1 = idxf[iorq] + ((bidx == 5) ? 0 : ibit);
  297. + idx1 = idx1 & 0x3F;
  298. + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx1);
  299. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  300. +
  301. + rt2x00_dbg(rt2x00dev, "alc=%u, IorQ=%u, idx_final=%2x\n", alc_idx, iorq, idxf[iorq]);
  302. + rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pf=%x, idx_0=%x, idx_1=%x, ibit=%x !\n", p0, p1, pf, idx0, idx1, ibit);
  303. +
  304. + if ((bidx != 5) && (pf <= p0) && (pf < p1)) {
  305. + pf = pf;
  306. + idxf[iorq] = idxf[iorq];
  307. + } else if (p0 < p1) {
  308. + pf = p0;
  309. + idxf[iorq] = idx0 & 0x3F;
  310. + } else {
  311. + pf = p1;
  312. + idxf[iorq] = idx1 & 0x3F;
  313. + }
  314. + rt2x00_dbg(rt2x00dev, "IorQ=%u, idx_final[%u]:%x, pf:%8x\n", iorq, iorq, idxf[iorq], pf);
  315. +
  316. + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idxf[iorq]);
  317. +
  318. + }
  319. + ibit = ibit >> 1;
  320. + }
  321. + dc_result[ch_idx][alc_idx][0] = idxf[0];
  322. + dc_result[ch_idx][alc_idx][1] = idxf[1];
  323. +
  324. + return;
  325. +}
  326. +EXPORT_SYMBOL_GPL(rt2800_loft_search);
  327. +
  328. +static void rt2800_iq_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 *ges, u8 *pes)
  329. +{
  330. + u32 p0 = 0, p1 = 0, pf = 0;
  331. + char perr = 0, gerr = 0, iq_err = 0;
  332. + char pef = 0, gef = 0;
  333. + char psta, pend;
  334. + char gsta, gend;
  335. +
  336. + u8 ibit = 0x20;
  337. + u8 first_search = 0x00, touch_neg_max = 0x00;
  338. + char idx0 = 0, idx1 = 0;
  339. + u8 gop;
  340. + u8 bbp = 0;
  341. + char bidx;
  342. +
  343. + rt2x00_info(rt2x00dev, "IQCalibration Start!\n");
  344. + for (bidx = 5; bidx >= 1; bidx--) {
  345. + for (gop = 0; gop < 2; gop++) {
  346. + rt2x00_dbg(rt2x00dev, "\n========================================================\n");
  347. +
  348. + if ((gop == 1) || (bidx < 4)) {
  349. + if (gop == 0)
  350. + iq_err = gerr;
  351. + else
  352. + iq_err = perr;
  353. +
  354. + first_search = (gop == 0) ? (bidx == 3) : (bidx == 5);
  355. + touch_neg_max = (gop) ? ((iq_err & 0x0F) == 0x08) : ((iq_err & 0x3F) == 0x20);
  356. +
  357. + if (touch_neg_max) {
  358. + p0 = pf;
  359. + idx0 = iq_err;
  360. + } else {
  361. + idx0 = iq_err - ibit;
  362. + bbp = (ch_idx == 0) ? ((gop == 0) ? 0x28 : 0x29): ((gop == 0) ? 0x46 : 0x47);
  363. +
  364. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  365. + rt2800_bbp_write(rt2x00dev, 159, idx0);
  366. +
  367. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  368. + }
  369. +
  370. + idx1 = iq_err + (first_search ? 0 : ibit);
  371. + idx1 = (gop == 0) ? (idx1 & 0x0F) : (idx1 & 0x3F);
  372. +
  373. + bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 : (gop == 0) ? 0x46 : 0x47;
  374. +
  375. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  376. + rt2800_bbp_write(rt2x00dev, 159, idx1);
  377. +
  378. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  379. +
  380. + rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pwer_final=%x, idx0=%x, idx1=%x, iq_err=%x, gop=%d, ibit=%x !\n", p0, p1, pf, idx0, idx1, iq_err, gop, ibit);
  381. +
  382. + if ((!first_search) && (pf <= p0) && (pf < p1)) {
  383. + pf = pf;
  384. + } else if (p0 < p1) {
  385. + pf = p0;
  386. + iq_err = idx0;
  387. + } else {
  388. + pf = p1;
  389. + iq_err = idx1;
  390. + }
  391. +
  392. + bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 : (gop == 0) ? 0x46 : 0x47;
  393. +
  394. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  395. + rt2800_bbp_write(rt2x00dev, 159, iq_err);
  396. +
  397. + if (gop == 0)
  398. + gerr = iq_err;
  399. + else
  400. + perr = iq_err;
  401. +
  402. + rt2x00_dbg(rt2x00dev, "IQCalibration pf=%8x (%2x, %2x) !\n", pf, gerr & 0x0F, perr & 0x3F);
  403. +
  404. + }
  405. + }
  406. +
  407. + if (bidx > 0)
  408. + ibit = (ibit >> 1);
  409. + }
  410. + gerr = (gerr & 0x08) ? (gerr & 0x0F) - 0x10 : (gerr & 0x0F);
  411. + perr = (perr & 0x20) ? (perr & 0x3F) - 0x40 : (perr & 0x3F);
  412. +
  413. + gerr = (gerr < -0x07) ? -0x07 : (gerr > 0x05) ? 0x05 : gerr;
  414. + gsta = gerr - 1;
  415. + gend = gerr + 2;
  416. +
  417. + perr = (perr < -0x1f) ? -0x1f : (perr > 0x1d) ? 0x1d : perr;
  418. + psta = perr - 1;
  419. + pend = perr + 2;
  420. +
  421. + for (gef = gsta; gef <= gend; gef = gef + 1)
  422. + for (pef = psta; pef <= pend; pef = pef + 1) {
  423. + bbp = (ch_idx == 0) ? 0x28 : 0x46;
  424. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  425. + rt2800_bbp_write(rt2x00dev, 159, gef & 0x0F);
  426. +
  427. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  428. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  429. + rt2800_bbp_write(rt2x00dev, 159, pef & 0x3F);
  430. +
  431. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  432. + if ((gef == gsta) && (pef == psta)) {
  433. + pf = p1;
  434. + gerr = gef;
  435. + perr = pef;
  436. + }
  437. + else if (pf > p1){
  438. + pf = p1;
  439. + gerr = gef;
  440. + perr = pef;
  441. + }
  442. + rt2x00_dbg(rt2x00dev, "Fine IQCalibration p1=%8x pf=%8x (%2x, %2x) !\n", p1, pf, gef & 0x0F, pef & 0x3F);
  443. + }
  444. +
  445. + ges[ch_idx] = gerr & 0x0F;
  446. + pes[ch_idx] = perr & 0x3F;
  447. +
  448. + rt2x00_info(rt2x00dev, "IQCalibration Done! CH = %u, (gain=%2x, phase=%2x)\n", ch_idx, gerr & 0x0F, perr & 0x3F);
  449. +
  450. + return;
  451. +}
  452. +EXPORT_SYMBOL_GPL(rt2800_iq_search);
  453. +
  454. +static void rt2800_rf_aux_tx0_loopback(struct rt2x00_dev *rt2x00dev)
  455. +{
  456. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x21);
  457. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x10);
  458. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  459. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x1b);
  460. + rt2800_rfcsr_write_bank(rt2x00dev, 4, 0, 0x81);
  461. + rt2800_rfcsr_write_bank(rt2x00dev, 4, 2, 0x81);
  462. + rt2800_rfcsr_write_bank(rt2x00dev, 4, 34, 0xee);
  463. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, 0x2d);
  464. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, 0x2d);
  465. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, 0x80);
  466. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xd7);
  467. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0xa2);
  468. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x20);
  469. +}
  470. +EXPORT_SYMBOL_GPL(rt2800_rf_aux_tx0_loopback);
  471. +
  472. +static void rt2800_rf_aux_tx1_loopback(struct rt2x00_dev *rt2x00dev)
  473. +{
  474. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x22);
  475. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x20);
  476. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  477. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x4b);
  478. + rt2800_rfcsr_write_bank(rt2x00dev, 6, 0, 0x81);
  479. + rt2800_rfcsr_write_bank(rt2x00dev, 6, 2, 0x81);
  480. + rt2800_rfcsr_write_bank(rt2x00dev, 6, 34, 0xee);
  481. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 3, 0x2d);
  482. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 4, 0x2d);
  483. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 17, 0x80);
  484. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 18, 0xd7);
  485. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 19, 0xa2);
  486. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 20, 0x20);
  487. +}
  488. +EXPORT_SYMBOL_GPL(rt2800_rf_aux_tx1_loopback);
  489. +
  490. +void rt2800_loft_iq_calibration(struct rt2x00_dev *rt2x00dev)
  491. +{
  492. + rf_reg_pair rf_store[CHAIN_NUM][13];
  493. + u32 macorg1 = 0;
  494. + u32 macorg2 = 0;
  495. + u32 macorg3 = 0;
  496. + u32 macorg4 = 0;
  497. + u32 macorg5 = 0;
  498. + u32 orig528 = 0;
  499. + u32 orig52c = 0;
  500. +
  501. + u32 savemacsysctrl = 0, mtxcycle = 0;
  502. + u32 macvalue = 0;
  503. + u32 mac13b8 = 0;
  504. + u32 p0 = 0, p1 = 0;
  505. + u32 p0_idx10 = 0, p1_idx10 = 0;
  506. +
  507. + u8 rfvalue;
  508. + u8 loft_dc_search_result[CHAIN_NUM][RF_ALC_NUM][2];
  509. + u8 ger[CHAIN_NUM], per[CHAIN_NUM];
  510. + u8 rf_gain[] = {0x00, 0x01, 0x02, 0x04, 0x08, 0x0c};
  511. + u8 rfvga_gain_table[] = {0x24, 0x25, 0x26, 0x27, 0x28, 0x2c, 0x2d, 0x2e, 0x2f, 0x30, 0x31, 0x38, 0x39, 0x3a, 0x3b, 0x3c, 0x3d, 0x3e, 0x3F};
  512. +
  513. + u8 vga_gain[] = {14, 14};
  514. + u8 bbp_2324gain[] = {0x16, 0x14, 0x12, 0x10, 0x0c, 0x08};
  515. + u8 bbp = 0, ch_idx = 0, rf_alc_idx = 0, idx = 0;
  516. + u8 bbpr30, rfb0r39, rfb0r42;
  517. + u8 bbpr1;
  518. + u8 bbpr4;
  519. + u8 bbpr241, bbpr242;
  520. + u8 count_step;
  521. +
  522. + savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  523. + macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  524. + macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  525. + macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  526. + macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  527. + macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  528. + mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
  529. + orig528 = rt2800_register_read(rt2x00dev, RF_CONTROL2);
  530. + orig52c = rt2800_register_read(rt2x00dev, RF_BYPASS2);
  531. +
  532. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  533. + macvalue &= (~0x04);
  534. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  535. +
  536. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  537. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  538. + if (macvalue & 0x01)
  539. + udelay(50);
  540. + else
  541. + break;
  542. + }
  543. +
  544. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  545. + macvalue &= (~0x08);
  546. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  547. +
  548. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  549. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  550. + if (macvalue & 0x02)
  551. + udelay(50);
  552. + else
  553. + break;
  554. + }
  555. +
  556. + for (ch_idx = 0; ch_idx < 2; ch_idx++) {
  557. + rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
  558. + }
  559. +
  560. + bbpr30 = rt2800_bbp_read(rt2x00dev, 30);
  561. + rfb0r39 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 39);
  562. + rfb0r42 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  563. +
  564. + rt2800_bbp_write(rt2x00dev, 30, 0x1F);
  565. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, 0x80);
  566. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x5B);
  567. +
  568. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  569. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  570. +
  571. + rt2800_setbbptonegenerator(rt2x00dev);
  572. +
  573. + for (ch_idx = 0; ch_idx < 2; ch_idx ++) {
  574. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  575. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  576. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00);
  577. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
  578. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  579. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
  580. + rt2800_register_write(rt2x00dev, 0x13b8, 0x10);
  581. + udelay(1);
  582. +
  583. + if (ch_idx == 0) {
  584. + rt2800_rf_aux_tx0_loopback(rt2x00dev);
  585. + } else {
  586. + rt2800_rf_aux_tx1_loopback(rt2x00dev);
  587. + }
  588. + udelay(1);
  589. +
  590. + if (ch_idx == 0) {
  591. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
  592. + } else {
  593. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
  594. + }
  595. +
  596. + rt2800_bbp_write(rt2x00dev, 158, 0x05);
  597. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  598. +
  599. + rt2800_bbp_write(rt2x00dev, 158, 0x01);
  600. + if (ch_idx == 0)
  601. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  602. + else
  603. + rt2800_bbp_write(rt2x00dev, 159, 0x01);
  604. +
  605. + vga_gain[ch_idx] = 18;
  606. + for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
  607. + rt2800_bbp_write(rt2x00dev, 23, bbp_2324gain[rf_alc_idx]);
  608. + rt2800_bbp_write(rt2x00dev, 24, bbp_2324gain[rf_alc_idx]);
  609. +
  610. + macvalue = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  611. + macvalue &= (~0x0000F1F1);
  612. + macvalue |= (rf_gain[rf_alc_idx] << 4);
  613. + macvalue |= (rf_gain[rf_alc_idx] << 12);
  614. + rt2800_register_write(rt2x00dev, RF_CONTROL3, macvalue);
  615. + macvalue = (0x0000F1F1);
  616. + rt2800_register_write(rt2x00dev, RF_BYPASS3, macvalue);
  617. +
  618. + if (rf_alc_idx == 0) {
  619. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x21);
  620. + for (;vga_gain[ch_idx] > 0;vga_gain[ch_idx] = vga_gain[ch_idx] - 2) {
  621. + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  622. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  623. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  624. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
  625. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
  626. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  627. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x21);
  628. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  629. + rt2x00_dbg(rt2x00dev, "LOFT AGC %d %d\n", p0, p1);
  630. + if ((p0 < 7000*7000) && (p1 < (7000*7000))) {
  631. + break;
  632. + }
  633. + }
  634. +
  635. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
  636. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
  637. +
  638. + rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n",vga_gain[ch_idx], rfvga_gain_table[vga_gain[ch_idx]]);
  639. +
  640. + if (vga_gain[ch_idx] < 0)
  641. + vga_gain[ch_idx] = 0;
  642. + }
  643. +
  644. + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  645. +
  646. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  647. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  648. +
  649. + rt2800_loft_search(rt2x00dev, ch_idx, rf_alc_idx, loft_dc_search_result);
  650. + }
  651. + }
  652. +
  653. + for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
  654. + for (idx = 0; idx < 4; idx++) {
  655. + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  656. + bbp = (idx<<2) + rf_alc_idx;
  657. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  658. + rt2x00_dbg(rt2x00dev, " ALC %2x,", bbp);
  659. +
  660. + rt2800_bbp_write(rt2x00dev, 158, 0xb1);
  661. + bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x00];
  662. + bbp = bbp & 0x3F;
  663. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  664. + rt2x00_dbg(rt2x00dev, " I0 %2x,", bbp);
  665. +
  666. + rt2800_bbp_write(rt2x00dev, 158, 0xb2);
  667. + bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x01];
  668. + bbp = bbp & 0x3F;
  669. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  670. + rt2x00_dbg(rt2x00dev, " Q0 %2x,", bbp);
  671. +
  672. + rt2800_bbp_write(rt2x00dev, 158, 0xb8);
  673. + bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x00];
  674. + bbp = bbp & 0x3F;
  675. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  676. + rt2x00_dbg(rt2x00dev, " I1 %2x,", bbp);
  677. +
  678. + rt2800_bbp_write(rt2x00dev, 158, 0xb9);
  679. + bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x01];
  680. + bbp = bbp & 0x3F;
  681. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  682. + rt2x00_dbg(rt2x00dev, " Q1 %2x\n", bbp);
  683. + }
  684. + }
  685. +
  686. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  687. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  688. +
  689. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  690. +
  691. + rt2800_bbp_write(rt2x00dev, 158, 0x00);
  692. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  693. +
  694. + bbp = 0x00;
  695. + rt2800_bbp_write(rt2x00dev, 244, 0x00);
  696. +
  697. + rt2800_bbp_write(rt2x00dev, 21, 0x01);
  698. + udelay(1);
  699. + rt2800_bbp_write(rt2x00dev, 21, 0x00);
  700. +
  701. + rt2800_rf_configrecover(rt2x00dev, rf_store);
  702. +
  703. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
  704. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  705. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
  706. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
  707. + rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
  708. + udelay(1);
  709. + rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
  710. + rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
  711. + rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
  712. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  713. + rt2800_register_write(rt2x00dev, RF_CONTROL2, orig528);
  714. + rt2800_register_write(rt2x00dev, RF_BYPASS2, orig52c);
  715. + rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
  716. +
  717. + rt2x00_info(rt2x00dev, "LOFT Calibration Done!\n");
  718. +
  719. + savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  720. + macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  721. + macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  722. + macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  723. + macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  724. + macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  725. +
  726. + bbpr1 = rt2800_bbp_read(rt2x00dev, 1);
  727. + bbpr4 = rt2800_bbp_read(rt2x00dev, 4);
  728. + bbpr241 = rt2800_bbp_read(rt2x00dev, 241);
  729. + bbpr242 = rt2800_bbp_read(rt2x00dev, 242);
  730. + mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
  731. +
  732. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  733. + macvalue &= (~0x04);
  734. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  735. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  736. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  737. + if (macvalue & 0x01)
  738. + udelay(50);
  739. + else
  740. + break;
  741. + }
  742. +
  743. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  744. + macvalue &= (~0x08);
  745. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  746. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  747. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  748. + if (macvalue & 0x02)
  749. + udelay(50);
  750. + else
  751. + break;
  752. + }
  753. +
  754. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  755. + rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000101);
  756. + rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
  757. + }
  758. +
  759. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  760. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  761. +
  762. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  763. + rt2800_bbp_write(rt2x00dev, 4, bbpr4 & (~0x18));
  764. + rt2800_bbp_write(rt2x00dev, 21, 0x01);
  765. + udelay(1);
  766. + rt2800_bbp_write(rt2x00dev, 21, 0x00);
  767. +
  768. + rt2800_bbp_write(rt2x00dev, 241, 0x14);
  769. + rt2800_bbp_write(rt2x00dev, 242, 0x80);
  770. + rt2800_bbp_write(rt2x00dev, 244, 0x31);
  771. + } else {
  772. + rt2800_setbbptonegenerator(rt2x00dev);
  773. + }
  774. +
  775. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  776. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
  777. + udelay(1);
  778. +
  779. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
  780. +
  781. + if (!test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  782. + rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000000);
  783. + rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
  784. + }
  785. +
  786. + rt2800_register_write(rt2x00dev, 0x13b8, 0x00000010);
  787. +
  788. + for (ch_idx = 0; ch_idx < 2; ch_idx++) {
  789. + rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
  790. + }
  791. +
  792. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x3B);
  793. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x3B);
  794. +
  795. + rt2800_bbp_write(rt2x00dev, 158, 0x03);
  796. + rt2800_bbp_write(rt2x00dev, 159, 0x60);
  797. + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  798. + rt2800_bbp_write(rt2x00dev, 159, 0x80);
  799. +
  800. + for (ch_idx = 0; ch_idx < 2; ch_idx ++) {
  801. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  802. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  803. +
  804. + if (ch_idx == 0) {
  805. + rt2800_bbp_write(rt2x00dev, 158, 0x01);
  806. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  807. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  808. + bbp = bbpr1 & (~0x18);
  809. + bbp = bbp | 0x00;
  810. + rt2800_bbp_write(rt2x00dev, 1, bbp);
  811. + }
  812. + rt2800_rf_aux_tx0_loopback(rt2x00dev);
  813. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
  814. + } else {
  815. + rt2800_bbp_write(rt2x00dev, 158, 0x01);
  816. + rt2800_bbp_write(rt2x00dev, 159, 0x01);
  817. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
  818. + bbp = bbpr1 & (~0x18);
  819. + bbp = bbp | 0x08;
  820. + rt2800_bbp_write(rt2x00dev, 1, bbp);
  821. + }
  822. + rt2800_rf_aux_tx1_loopback(rt2x00dev);
  823. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
  824. + }
  825. +
  826. + rt2800_bbp_write(rt2x00dev, 158, 0x05);
  827. + rt2800_bbp_write(rt2x00dev, 159, 0x04);
  828. +
  829. + bbp = (ch_idx == 0) ? 0x28 : 0x46;
  830. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  831. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  832. +
  833. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  834. + rt2800_bbp_write(rt2x00dev, 23, 0x06);
  835. + rt2800_bbp_write(rt2x00dev, 24, 0x06);
  836. + count_step = 1;
  837. + } else {
  838. + rt2800_bbp_write(rt2x00dev, 23, 0x1F);
  839. + rt2800_bbp_write(rt2x00dev, 24, 0x1F);
  840. + count_step = 2;
  841. + }
  842. +
  843. + for (;vga_gain[ch_idx] < 19; vga_gain[ch_idx]=(vga_gain[ch_idx] + count_step)) {
  844. + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  845. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  846. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  847. +
  848. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  849. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  850. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  851. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
  852. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  853. + p0_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
  854. + }
  855. +
  856. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  857. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  858. + rt2800_bbp_write(rt2x00dev, 159, 0x21);
  859. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
  860. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
  861. + p1_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
  862. + }
  863. +
  864. + rt2x00_dbg(rt2x00dev, "IQ AGC %d %d\n", p0, p1);
  865. +
  866. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  867. + rt2x00_dbg(rt2x00dev, "IQ AGC IDX 10 %d %d\n", p0_idx10, p1_idx10);
  868. + if ((p0_idx10 > 7000*7000) || (p1_idx10 > 7000*7000)) {
  869. + if (vga_gain[ch_idx]!=0)
  870. + vga_gain[ch_idx] = vga_gain[ch_idx]-1;
  871. + break;
  872. + }
  873. + }
  874. +
  875. + if ((p0 > 2500*2500) || (p1 > 2500*2500)) {
  876. + break;
  877. + }
  878. + }
  879. +
  880. + if (vga_gain[ch_idx] > 18)
  881. + vga_gain[ch_idx] = 18;
  882. + rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n",vga_gain[ch_idx], rfvga_gain_table[vga_gain[ch_idx]]);
  883. +
  884. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  885. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  886. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  887. +
  888. + rt2800_iq_search(rt2x00dev, ch_idx, ger, per);
  889. + }
  890. +
  891. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  892. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  893. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  894. +
  895. + rt2800_bbp_write(rt2x00dev, 158, 0x28);
  896. + bbp = ger[CHAIN_0] & 0x0F;
  897. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  898. +
  899. + rt2800_bbp_write(rt2x00dev, 158, 0x29);
  900. + bbp = per[CHAIN_0] & 0x3F;
  901. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  902. +
  903. + rt2800_bbp_write(rt2x00dev, 158, 0x46);
  904. + bbp = ger[CHAIN_1] & 0x0F;
  905. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  906. +
  907. + rt2800_bbp_write(rt2x00dev, 158, 0x47);
  908. + bbp = per[CHAIN_1] & 0x3F;
  909. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  910. +
  911. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  912. + rt2800_bbp_write(rt2x00dev, 1, bbpr1);
  913. + rt2800_bbp_write(rt2x00dev, 241, bbpr241);
  914. + rt2800_bbp_write(rt2x00dev, 242, bbpr242);
  915. + }
  916. + rt2800_bbp_write(rt2x00dev, 244, 0x00);
  917. +
  918. + rt2800_bbp_write(rt2x00dev, 158, 0x00);
  919. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  920. + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  921. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  922. +
  923. + rt2800_bbp_write(rt2x00dev, 30, bbpr30);
  924. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, rfb0r39);
  925. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfb0r42);
  926. +
  927. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  928. + rt2800_bbp_write(rt2x00dev, 4, bbpr4);
  929. + }
  930. +
  931. + rt2800_bbp_write(rt2x00dev, 21, 0x01);
  932. + udelay(1);
  933. + rt2800_bbp_write(rt2x00dev, 21, 0x00);
  934. +
  935. + rt2800_rf_configrecover(rt2x00dev, rf_store);
  936. +
  937. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
  938. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
  939. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
  940. + rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
  941. + udelay(1);
  942. + rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
  943. + rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
  944. + rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
  945. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  946. + rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
  947. +
  948. + rt2x00_info(rt2x00dev, "TX IQ Calibration Done!\n");
  949. +
  950. + return;
  951. +}
  952. +EXPORT_SYMBOL_GPL(rt2800_loft_iq_calibration);
  953. +
  954. static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
  955. bool set_bw, bool is_ht40)
  956. {
  957. @@ -9612,6 +10560,7 @@ static void rt2800_init_rfcsr_6352(struc
  958. rt2800_rxdcoc_calibration(rt2x00dev);
  959. rt2800_bw_filter_calibration(rt2x00dev, true);
  960. rt2800_bw_filter_calibration(rt2x00dev, false);
  961. + rt2800_loft_iq_calibration(rt2x00dev);
  962. rt2800_rxiq_calibration(rt2x00dev);
  963. }
  964. --- a/drivers/net/wireless/ralink/rt2x00/rt2800lib.h
  965. +++ b/drivers/net/wireless/ralink/rt2x00/rt2800lib.h
  966. @@ -28,6 +28,16 @@
  967. #define WCID_START 33
  968. #define WCID_END 222
  969. #define STA_IDS_SIZE (WCID_END - WCID_START + 2)
  970. +#define CHAIN_0 0x0
  971. +#define CHAIN_1 0x1
  972. +#define RF_ALC_NUM 6
  973. +#define CHAIN_NUM 2
  974. +
  975. +typedef struct rf_reg_pair {
  976. + u8 bank;
  977. + u8 reg;
  978. + u8 value;
  979. +} rf_reg_pair;
  980. /* RT2800 driver data structure */
  981. struct rt2800_drv_data {
  982. @@ -248,6 +258,7 @@ int rt2800_calcrcalibrationcode(struct r
  983. void rt2800_r_calibration(struct rt2x00_dev *rt2x00dev);
  984. void rt2800_rxdcoc_calibration(struct rt2x00_dev *rt2x00dev);
  985. void rt2800_rxiq_calibration(struct rt2x00_dev *rt2x00dev);
  986. +void rt2800_loft_iq_calibration(struct rt2x00_dev *rt2x00dev);
  987. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev);
  988. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev);
  989. --- a/drivers/net/wireless/ralink/rt2x00/rt2x00.h
  990. +++ b/drivers/net/wireless/ralink/rt2x00/rt2x00.h
  991. @@ -577,6 +577,7 @@ struct rt2x00lib_ops {
  992. void (*r_calibration) (struct rt2x00_dev *rt2x00dev);
  993. void (*rxdcoc_calibration) (struct rt2x00_dev *rt2x00dev);
  994. void (*rxiq_calibration) (struct rt2x00_dev *rt2x00dev);
  995. + void (*loft_iq_calibration) (struct rt2x00_dev *rt2x00dev);
  996. /*
  997. * Data queue handlers.